- 制造厂商:TI
- 产品类别:逻辑和电压转换
- 技术类目:触发器、锁存器和寄存器 - D 型触发器
- 功能描述:具有复位功能的四路 D 型触发器
- 点击这里打开及下载CD74ACT175的技术文档资料
- TI代理渠道,提供当日发货、严格的质量标准,满足您的目标价格
This positive-edge-triggered D-type flip-flop has a direct clear (CLR)\ input. The CD74ACT175 features complementary outputs from each flip-flop.
Information at the data (D) inputs meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going edge of CLK. When CLK is at either the high or low level, the D input has no effect at the output.
- Inputs Are TTL-Voltage Compatible
- Contains Four Flip-Flops With Double-Rail Outputs
- Buffered Inputs
- Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption
- Balanced Propagation Delays
- ±24-mA Output Drive Current
- Fanout to 15 F Devices
- SCR-Latchup-Resistant CMOS Process and Circuit Design
- Exceeds 2-kV ESD Protection Per MIL-STD-883, Method 3015
- Applications Include:
- Buffer/Storage Registers
- Shift Registers
- Pattern Generators
- Number of channels (#)
- 4
- Technology Family
- ACT
- Supply voltage (Min) (V)
- 4.5
- Supply voltage (Max) (V)
- 5.5
- Input type
- TTL-Compatible CMOS
- Output type
- Push-Pull
- Clock Frequency (Max) (MHz)
- 114
- IOL (Max) (mA)
- 24
- IOH (Max) (mA)
- -24
- ICC (Max) (uA)
- 80
- Features
- Balanced outputs, Very high speed (tpd 5-10ns), Positive input clamp diode
CD74ACT175的完整型号有:CD74ACT175E、CD74ACT175M、CD74ACT175M96,以下是这些产品的关键参数及官网采购报价:
CD74ACT175E,工作温度:-55 to 125,封装:PDIP (N)-16,包装数量MPQ:25个,MSL 等级/回流焊峰值温度:N/A for Pkg Type,引脚镀层/焊球材料:NIPDAU,TI官网CD74ACT175E的批量USD价格:.486(1000+)
CD74ACT175M,工作温度:-55 to 125,封装:SOIC (D)-16,包装数量MPQ:40个,MSL 等级/回流焊峰值温度:Level-1-260C-UNLIM,引脚镀层/焊球材料:NIPDAU,TI官网CD74ACT175M的批量USD价格:.468(1000+)
CD74ACT175M96,工作温度:-55 to 125,封装:SOIC (D)-16,包装数量MPQ:2500个,MSL 等级/回流焊峰值温度:Level-1-260C-UNLIM,引脚镀层/焊球材料:NIPDAU,TI官网CD74ACT175M96的批量USD价格:.396(1000+)
14-24-LOGIC-EVM — 支持 14 到 24 引脚 PW、DB、D、DW、NS、DYY 和 DGV 封装的通用逻辑 EVM
该 EVM 设计用于支持采用 14 至 24 引脚 D、DW、DB、NS、PW、DYY 或 DGV 封装的任何逻辑器件。