- 制造厂商:TI
- 产品类别:时钟和计时
- 技术类目:时钟缓冲器
- 功能描述:适用于 DDR2 SDRAM 应用且具有高输出驱动的 1.8V 锁相环路时钟驱动器
- 点击这里打开及下载CDCU2A877的技术文档资料
- TI代理渠道,提供当日发货、严格的质量标准,满足您的目标价格
The CDCU2A877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock input pair (CK, CK) to 10 differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks (FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running. When AVDD is grounded, the PLL is turned off and bypassed for test purposes.
When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within the specified stabilization time.
The CDCU2A877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from 0°C to 70°C.
- 1.8-V/1.9-V Phase Lock Loop Clock Driver for Double Data Rate ( DDR II ) Applications
- Spread Spectrum Clock Compatible
- Operating Frequency: 125 MHz to 410 MHz
- Application Frequency: 160 MHz to 410 MHz
- Low Jitter (Cycle-Cycle): ±40 ps
- Low Output Skew: 35 ps
- Stabilization Time <6 μs
- Distributes One Differential Clock Input to 10 Differential Outputs
- High-Drive Version of CDCUA877
- 52-Ball mBGA (MicroStar Junior?; BGA, 0,65-mm pitch)
- External Feedback Pins ( FBIN, FBIN ) are Used to Synchronize the Outputs to the Input Clocks
- Meets or Exceeds CUA877/CUA878 Specification PLL Standard for PC2-3200/4300/5300/6400
- Fail-Safe Inputs
MicroStar Junior is a trademark of Texas Instruments.
- Function
- Memory interface
- Additive RMS jitter (Typ) (fs)
- 40
- Output frequency (Max) (MHz)
- 410
- Number of outputs
- 10
- Output supply voltage (V)
- 1.8
- Core supply voltage (V)
- 1.8
- Output skew (ps)
- 30
- Features
- Spread spectrum clocking (SSC)
- Operating temperature range (C)
- 0 to 70
- Rating
- Catalog
- Output type
- LVCMOS
- Input type
- LVCMOS
CDCU2A877的完整型号有:CDCU2A877NMKR、CDCU2A877NMKT,以下是这些产品的关键参数及官网采购报价:
CDCU2A877NMKR,工作温度:0 to 70,封装:NFBGA (NMK)-52,包装数量MPQ:1000个,MSL 等级/回流焊峰值温度:Level-3-260C-168 HR,引脚镀层/焊球材料:SNAGCU,TI官网CDCU2A877NMKR的批量USD价格:3.405(1000+)
CDCU2A877NMKT,工作温度:0 to 70,封装:NFBGA (NMK)-52,包装数量MPQ:250个,MSL 等级/回流焊峰值温度:Level-3-260C-168 HR,引脚镀层/焊球材料:SNAGCU,TI官网CDCU2A877NMKT的批量USD价格:4.086(1000+)
CDCU2A877 IBIS Model
PSpice for TI 可提供帮助评估模拟电路功能的设计和仿真环境。此功能齐全的设计和仿真套件使用 Cadence 的模拟分析引擎。PSpice for TI 可免费使用,包括业内超大的模型库之一,涵盖我们的模拟和电源产品系列以及精选的模拟行为模型。借助?PSpice for TI 的设计和仿真环境及其内置的模型库,您可对复杂的混合信号设计进行仿真。创建完整的终端设备设计和原型解决方案,然后再进行布局和制造,可缩短产品上市时间并降低开发成本。
在?PSpice for TI 设计和仿真工具中,您可以搜索 TI (...)