TI代理,常备极具竞争力的充足现货
TI哪些型号被关注? TI热门产品型号
CDCVF855的基本参数
快速报价,在行业拥有较高的知名度及影响力
CDCVF855的产品详情:

The CDCVF855 is a high-performance, low-skew, low-jitter, zero-delay buffer that distributes a differential clock input pair (CLK, CLK) to 4 differential pairs of clock outputs (Y[0:3], Y[0:3]) and one differential pair of feedback clock outputs (FBOUT, FBOUT). The clock outputs are controlled by the clock inputs (CLK, CLK), the feedback clocks (FBIN, FBIN), and the analog power input (AVDD). When PWRDWN is high, the outputs switch in phase and frequency with CLK. When PWRDWN is low, all outputs are disabled to a high-impedance state (3-state) and the PLL is shut down (low-power mode). The device also enters this low-power mode when the input frequency falls below a suggested detection frequency that is below 20 MHz (typical 10 MHz). An input frequency-detection circuit detects the low-frequency condition and, after applying a >20-MHz input signal, this detection circuit turns the PLL on and enables the outputs.

When AVDD is strapped low, the PLL is turned off and bypassed for test purposes. The CDCVF855 is also able to track spread-spectrum clocking for reduced EMI.

Because the CDCVF855 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up. The CDCVF855 is characterized for both commercial and industrial temperature ranges.

CDCVF855的优势和特性:
  • Spread-Spectrum Clock Compatible
  • Operating Frequency: 60 MHz to 220 MHz
  • Low Jitter (Cycle-Cycle): ±60 ps (±40 ps at 200 MHz)
  • Low Static Phase Offset: ±50 ps
  • Low Jitter (Period): ±60 ps (±30 ps at 200 MHz)
  • 1-to-4 Differential Clock Distribution (SSTL2)
  • Best in Class for VOX = VDD/2 ±0.1 V
  • Operates From Dual 2.6-V or 2.5-V Supplies
  • Available in a 28-Pin TSSOP Package
  • Consumes < 100-μA Quiescent Current
  • External Feedback Pins (FBIN, FBIN) Are Used to Synchronize the Outputs to the Input Clocks
  • Meets/Exceeds JEDEC Standard (JESD82-1) For DDRI-200/266/333 Specification
  • Meets/Exceeds Proposed DDRI-400 Specification (JESD82-1A)
  • Enters Low-Power Mode When No CLK Input Signal Is Applied or PWRDWN Is Low
  • APPLICATIONS
    • DDR Memory Modules (DDR400/333/266/200)
    • Zero-Delay Fan-Out Buffer

CDCVF855的参数(英文):
  • Function
  • Zero-delay
  • Additive RMS jitter (Typ) (fs)
  • 65
  • Output frequency (Max) (MHz)
  • 220
  • Number of outputs
  • 4
  • Output supply voltage (V)
  • 1.7
  • Core supply voltage (V)
  • 2.5
  • Output skew (ps)
  • 40
  • Features
  • Spread spectrum clocking (SSC)
  • Operating temperature range (C)
  • -40 to 85
  • Rating
  • Catalog
  • Output type
  • LVTTL
  • Input type
  • LVTTL
CDCVF855具体的完整产品型号参数及价格(美元):

CDCVF855的完整型号有:CDCVF855PW、CDCVF855PWR,以下是这些产品的关键参数及官网采购报价:

CDCVF855PW,工作温度:-40 to 85,封装:TSSOP (PW)-28,包装数量MPQ:50个,MSL 等级/回流焊峰值温度:Level-1-260C-UNLIM,引脚镀层/焊球材料:NIPDAU,TI官网CDCVF855PW的批量USD价格:1.683(1000+)

CDCVF855PWR,工作温度:-40 to 85,封装:TSSOP (PW)-28,包装数量MPQ:2000个,MSL 等级/回流焊峰值温度:Level-1-260C-UNLIM,引脚镀层/焊球材料:NIPDAU,TI官网CDCVF855PWR的批量USD价格:1.442(1000+)

轻松满足您的TI芯片采购需求
CDCVF855的评估套件:

PSPICE-FOR-TI — 适用于 TI 设计和模拟工具的 PSpice

PSpice for TI 可提供帮助评估模拟电路功能的设计和仿真环境。此功能齐全的设计和仿真套件使用 Cadence 的模拟分析引擎。PSpice for TI 可免费使用,包括业内超大的模型库之一,涵盖我们的模拟和电源产品系列以及精选的模拟行为模型。

借助?PSpice for TI 的设计和仿真环境及其内置的模型库,您可对复杂的混合信号设计进行仿真。创建完整的终端设备设计和原型解决方案,然后再进行布局和制造,可缩短产品上市时间并降低开发成本。

在?PSpice for TI 设计和仿真工具中,您可以搜索 TI (...)
TI代理|TI中国代理 - 国内领先的TI芯片采购平台
丰富的可销售TI代理库存,专业的销售团队可随时响应您的紧急需求,目标成为有价值的TI代理