- 制造厂商:TI
- 产品类别:时钟和计时
- 技术类目:时钟抖动清除器和同步器
- 功能描述:具有 1430 至 1570MHz VCO 的低噪声抖动消除器:5 路输出用于 2VPEC/LVPEC
- 点击这里打开及下载LMK04011的技术文档资料
- TI代理渠道,提供当日发货、严格的质量标准,满足您的目标价格
The LMK04000 family of precision clock conditioners provides low-noise jitter cleaning, clock multiplication and distribution without the need for high-performance voltage controlled crystal oscillators (VCXO) module. Using a cascaded PLLatinum architecture combined with an external crystal and varactor diode, the LMK04000 family provides sub-200 femtosecond (fs) root mean square (RMS) jitter performance.
The cascaded architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides a low-noise jitter cleaner function while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or use the integrated crystal oscillator with an external crystal and a varactor diode. When used with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or crystal used in PLL1.
The LMK04000 family features dual redundant inputs, five differential outputs, and an optional default-clock upon power up. The input block is equipped with loss of signal detection and automatic or manual selection of the reference clock. Each clock output consists of a programmable divider, a phase synchronization circuit, a programmable delay, and an LVDS, LVPECL, or LVCMOS output buffer. The default startup clock is available on CLKout2 and it can be used to provide an initial clock for the field-programmable gate array (FPGA) or microcontroller that programs the jitter cleaner during the system power up sequence.
- Function
- Cascaded PLLs
- Number of outputs
- 5
- RMS jitter (fs)
- 150
- Output frequency (Min) (MHz)
- 0.35
- Output frequency (Max) (MHz)
- 1570
- Input type
- LVCMOS, LVDS, LVPECL
- Output type
- LVCMOS, LVPECL
- Supply voltage (Min) (V)
- 3.15
- Supply voltage (Max) (V)
- 3.45
- Features
- Integrated VCO
- Operating temperature range (C)
- -40 to 85
LMK04011的完整型号有:LMK04011BISQ/NOPB、LMK04011BISQE/NOPB、LMK04011BISQX/NOPB,以下是这些产品的关键参数及官网采购报价:
LMK04011BISQ/NOPB,工作温度:-40 to 85,封装:WQFN (RHS)-48,包装数量MPQ:1000个,MSL 等级/回流焊峰值温度:Level-3-260C-168 HR,引脚镀层/焊球材料:SN,TI官网LMK04011BISQ/NOPB的批量USD价格:12.534(1000+)
LMK04011BISQE/NOPB,工作温度:-40 to 85,封装:WQFN (RHS)-48,包装数量MPQ:250个,MSL 等级/回流焊峰值温度:Level-3-260C-168 HR,引脚镀层/焊球材料:SN,TI官网LMK04011BISQE/NOPB的批量USD价格:12.534(1000+)
LMK04011BISQX/NOPB,工作温度:-40 to 85,封装:WQFN (RHS)-48,包装数量MPQ:2500个,MSL 等级/回流焊峰值温度:Level-3-260C-168 HR,引脚镀层/焊球材料:SN,TI官网LMK04011BISQX/NOPB的批量USD价格:10.534(1000+)
CLOCKDESIGNTOOL — 时钟设计工具 - 环路滤波器和器件配置 + 仿真
The Clock Design Tool software helps with part selection, loop filter design and simulation of timing device solutions. When you enter desired output frequencies and a reference frequency (optional), the tool provides TI devices to meet the specified requirements, divider values and a recommended (...)CODELOADER — CodeLoader 器件寄存器编程
The CodeLoader 4 software is used to program the LMX PLLs and LMK timing devices through either the USB or line print terminal (LPT) port of a computer. This software also provides information on how to program the device by showing the bits that are actually sent.Which software do I use?
Product
(...)
PSPICE-FOR-TI — 适用于 TI 设计和模拟工具的 PSpice
PSpice for TI 可提供帮助评估模拟电路功能的设计和仿真环境。此功能齐全的设计和仿真套件使用 Cadence 的模拟分析引擎。PSpice for TI 可免费使用,包括业内超大的模型库之一,涵盖我们的模拟和电源产品系列以及精选的模拟行为模型。借助?PSpice for TI 的设计和仿真环境及其内置的模型库,您可对复杂的混合信号设计进行仿真。创建完整的终端设备设计和原型解决方案,然后再进行布局和制造,可缩短产品上市时间并降低开发成本。
在?PSpice for TI 设计和仿真工具中,您可以搜索 TI (...)
CLOCK-TREE-ARCHITECT — 时钟树架构编程软件
时钟树架构是一款时钟树综合工具,可根据您的系统要求生成时钟树解决方案,从而帮助您简化设计流程。该工具从庞大的时钟产品数据库中提取数据,然后生成系统级多芯片时钟解决方案。