TI代理,常备极具竞争力的充足现货
TI哪些型号被关注? TI热门产品型号
SN54ABTH18502A的基本参数
  • 制造厂商:TI
  • 产品类别:逻辑和电压转换
  • 技术类目:缓冲器、驱动器和收发器 - 通用收发器
  • 功能描述:具有 18 位通用总线收发器的扫描测试设备
  • 点击这里打开及下载SN54ABTH18502A的技术文档资料
  • TI代理渠道,提供当日发货、严格的质量标准,满足您的目标价格
快速报价,在行业拥有较高的知名度及影响力
SN54ABTH18502A的产品详情:

The 'ABTH18502A and 'ABTH182502A scan test devices with 18-bit universal bus transceivers are members of the Texas Instruments SCOPE testability integrated-circuit family. This family of devices supports IEEE Standard 1149.1-1990 boundary scan to facilitate testing of complex circuit-board assemblies. Scan access to the test circuitry is accomplished via the 4-wire test access port (TAP) interface.

In the normal mode, these devices are 18-bit universal bus transceivers that combine D-type latches and D-type flip-flops to allow data flow in transparent, latched, or clocked modes. They can be used either as two 9-bit transceivers or one 18-bit transceiver. The test circuitry can be activated by the TAP to take snapshot samples of the data appearing at the device pins or to perform a self test on the boundary-test cells. Activating the TAP in the normal mode does not affect the functional operation of the SCOPE universal bus transceivers.

Data flow in each direction is controlled by output-enable ( and ), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A-bus data is latched while CLKAB is held at a static low or high logic level. Otherwise, if LEAB is low, A-bus data is stored on a low-to-high transition of CLKAB. When is low, the B outputs are active. When is high, the B outputs are in the high-impedance state. B-to-A data flow is similar to A-to-B data flow but uses the , LEBA, and CLKBA inputs.

In the test mode, the normal operation of the SCOPE universal bus transceivers is inhibited and the test circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry performs boundary-scan test operations according to the protocol described in IEEE Standard 1149.1-1990.

 

Four dedicated test pins observe and control the operation of the test circuitry: test data input (TDI), test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry performs other testing functions such as parallel-signature analysis (PSA) on data inputs and pseudo-random pattern generation (PRPG) from data outputs. All testing and scan operations are synchronized to the TAP interface.

Improved scan efficiency is accomplished through the adoption of a one boundary-scan cell (BSC) per I/O pin architecture. This architecture is implemented in such a way as to capture the most pertinent test data. A PSA/COUNT instruction also is included to ease the testing of memories and other circuits where a binary count addressing scheme is useful.

Active bus-hold circuitry holds unused or floating data inputs at a valid logic level.

The B-port outputs of 'ABTH182502A, which are designed to source or sink up to 12 mA, include 25- series resistors to reduce overshoot and undershoot.

The SN54ABTH18502A and SN54ABTH182502A are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ABTH18502A and SN74ABTH182502A are characterized for operation from -40°C to 85°C.

 

 

A-to-B data flow is shown. B-to-A data flow is similar but uses OEBA\, LEBA, and CLKBA.

Output level before the indicated steady-state input conditions were established

SN54ABTH18502A的优势和特性:
  • Members of the Texas Instruments SCOPETM Family of Testability Products
  • Members of the Texas Instruments WidebusTM Family
  • Compatible With the IEEE Standard 1149.1-1990 (JTAG) Test Access Port and Boundary-Scan Architecture
  • UBTTM (Universal Bus Transceiver) Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Mode
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup Resistors
  • B-Port Outputs of 'ABTH182502A Devices Have Equivalent 25- Series Resistors, So No External Resistors Are Required
  • State-of-the-Art EPIC-IIBTM BiCMOS Design
  • One Boundary-Scan Cell Per I/O Architecture Improves Scan Efficiency
  • SCOPE Instruction Set
    • IEEE Standard 1149.1-1990 Required Instructions and Optional CLAMP and HIGHZ
    • Parallel-Signature Analysis at Inputs
    • Pseudo-Random Pattern Generation From Outputs
    • Sample Inputs/Toggle Outputs
    • Binary Count From Outputs
    • Device Identification
    • Even-Parity Opcodes
  • Packaged in 64-Pin Plastic Thin Quad Flat (PM) Packages Using 0.5-mm Center-to-Center Spacings and 68-Pin Ceramic Quad Flat (HV) Packages Using 25-mil Center-to-Center Spacings

    SCOPE, Widebus, UBT, and EPIC-IIB are trademarks of Texas Instruments Incorporated.

SN54ABTH18502A的参数(英文):
  • IOL (Max) (mA)
  • 64
  • IOH (Max) (mA)
  • -32
  • Technology Family
  • ABT
  • Rating
  • Military
  • Operating temperature range (C)
  • -55 to 125
SN54ABTH18502A具体的完整产品型号参数及价格(美元):

SN54ABTH18502A的完整型号有:5962-9561401QXA、SNJ54ABTH18502AHV,以下是这些产品的关键参数及官网采购报价:

5962-9561401QXA,工作温度:-55 to 125,封装:CFP (HV)-68,包装数量MPQ:1个,MSL 等级/回流焊峰值温度:N/A for Pkg Type,引脚镀层/焊球材料:Call TI,TI官网5962-9561401QXA的批量USD价格:115.191(1000+)

SNJ54ABTH18502AHV,工作温度:-55 to 125,封装:CFP (HV)-68,包装数量MPQ:1个,MSL 等级/回流焊峰值温度:N/A for Pkg Type,引脚镀层/焊球材料:Call TI,TI官网SNJ54ABTH18502AHV的批量USD价格:115.191(1000+)

轻松满足您的TI芯片采购需求
SN54ABTH18502A的评估套件:

5962-9561401QXA,工作温度:-55 to 125,封装:CFP (HV)-68,包装数量MPQ:1个,MSL 等级/回流焊峰值温度:N/A for Pkg Type,引脚镀层/焊球材料:Call TI,TI官网5962-9561401QXA的批量USD价格:115.191(1000+)

SNJ54ABTH18502AHV,工作温度:-55 to 125,封装:CFP (HV)-68,包装数量MPQ:1个,MSL 等级/回流焊峰值温度:N/A for Pkg Type,引脚镀层/焊球材料:Call TI,TI官网SNJ54ABTH18502AHV的批量USD价格:115.191(1000+)

TI代理|TI中国代理 - 国内领先的TI芯片采购平台
丰富的可销售TI代理库存,专业的销售团队可随时响应您的紧急需求,目标成为有价值的TI代理