- 制造厂商:TI
- 产品类别:接口
- 技术类目:LVDS、M-LVDS 和 PECL IC
- 功能描述:16 通道 LVDM 收发器
- 点击这里打开及下载SN65LVDM1676的技术文档资料
- TI代理渠道,提供当日发货、严格的质量标准,满足您的目标价格
The SN65LVDM1676 and SN65LVDM1677 (integrated termination) are sixteen differential line transmitters or receivers (tranceivers) that use low-voltage differential signaling (LVDS) to achieve signaling rates up to 200 Mbps per transceiver configured as a receiver and up to 650 Mbps per transceiver configured as a transmitter. These products are similar to TIA/EIA-644 standard compliant devices (SN65LVDS) counterparts except that the output current of the drivers are doubled. This modification provides a minimum differential output voltage magnitude of 247 mV into a 50- load and allows double-terminated lines and half-duplex operation. The receivers detect a voltage difference of 100 mV with up to 1 V of ground potential difference between a transmitter and receiver.
The intended application of this device and signaling technique is for point-to-point baseband data transmission over controlled impedance media of approximately 100 . The transmission media may be printed-circuit board traces, backplanes, or cables. The large number of transceivers integrated into the same substrate along with the low pulse skew of balanced signaling, allows extremely precise timing alignment of clock and data for synchronous parallel data transfers. (Note: The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other system characteristics.)
The SN65LVDM1676 and SN65LVDM1677 are characterized for operation from -40°C to 85°C.
- Sixteen Low-Voltage Differential Transceivers. Designed for Signaling Rates up to 200 Mbps per Receiver or 650 Mbps per Transmitter.
- Simplex (Point-to-Point) or Half-Duplex (Multipoint) Interface
- Typical Differential Output Voltage of 340 mV Into a 50- Line Termination on 'LVDM1677 Product
- Propagation Delay Time:
- Driver: 2.5 ns Typ
- Receiver: 3 ns Typ
- Driver is High Impedance When Disabled or With VCC < 1.5 V for Power Up/Down Glitch-Free Performance and Hot-Plugging Events
- Bus-Terminal ESD Protection Exceeds 12 kV
- Low-Voltage TTL (LVTTL) Logic Input Levels Are 5-V Tolerant
- Packaged in Thin Shrink Small-Outline Package With 20 mil Terminal Pitch
- Function
- Transceiver
- Protocols
- LVDM, LVDS
- Number of transmitters
- 16
- Number of receivers
- 16
- Supply voltage (V)
- 3.3
- Signaling rate (Mbps)
- 200
- Input signal
- LVDM, LVTTL
- Output signal
- LVDM, LVTTL
- Rating
- Catalog
- Operating temperature range (C)
- -40 to 85
SN65LVDM1676的完整型号有:SN65LVDM1676DGG、SN65LVDM1676DGGR,以下是这些产品的关键参数及官网采购报价:
SN65LVDM1676DGG,工作温度:-40 to 85,封装:TSSOP (DGG)-64,包装数量MPQ:25个,MSL 等级/回流焊峰值温度:Level-2-260C-1 YEAR,引脚镀层/焊球材料:NIPDAU,TI官网SN65LVDM1676DGG的批量USD价格:6.864(1000+)
SN65LVDM1676DGGR,工作温度:-40 to 85,封装:TSSOP (DGG)-64,包装数量MPQ:2000个,MSL 等级/回流焊峰值温度:Level-2-260C-1 YEAR,引脚镀层/焊球材料:NIPDAU,TI官网SN65LVDM1676DGGR的批量USD价格:5.808(1000+)
SN65LVDM1676/77 IBIS Model Version 1.1 (Rev. A)
PSpice for TI 可提供帮助评估模拟电路功能的设计和仿真环境。此功能齐全的设计和仿真套件使用 Cadence 的模拟分析引擎。PSpice for TI 可免费使用,包括业内超大的模型库之一,涵盖我们的模拟和电源产品系列以及精选的模拟行为模型。借助?PSpice for TI 的设计和仿真环境及其内置的模型库,您可对复杂的混合信号设计进行仿真。创建完整的终端设备设计和原型解决方案,然后再进行布局和制造,可缩短产品上市时间并降低开发成本。
在?PSpice for TI 设计和仿真工具中,您可以搜索 TI (...)
TINA-TI — 基于 SPICE 的模拟仿真程序
TINA-TI 提供了 SPICE 所有的传统直流、瞬态和频域分析以及更多。TINA 具有广泛的后处理功能,允许您按照希望的方式设置结果的格式。虚拟仪器允许您选择输入波形、探针电路节点电压和波形。TINA 的原理图捕获非常直观 - 真正的“快速入门”。TINA-TI 安装需要大约 500MB。直接安装,如果想卸载也很容易。我们相信您肯定会爱不释手。
TINA 是德州仪器 (TI) 专有的 DesignSoft 产品。该免费版本具有完整的功能,但不支持完整版 TINA 所提供的某些其他功能。
如需获取可用 TINA-TI 模型的完整列表,请参阅:SpiceRack - 完整列表
需要 HSpice (...)