- 制造厂商:TI
- 产品类别:逻辑和电压转换
- 技术类目:触发器、锁存器和寄存器 - D 型触发器
- 功能描述:具有清零端的增强型产品 3.3V Abt 八路 D 型触发器
- 点击这里打开及下载SN74LVTH273-EP的技术文档资料
- TI代理渠道,提供当日发货、严格的质量标准,满足您的目标价格
This octal D-type flip-flop is designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment.
The SN74LVTH273 is a positive-edge-triggered flip-flop with a direct-clear (CLR)\ input. Information at the data (D) inputs meeting the setup-time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not related directly to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output.
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
- Controlled Baseline
- One Assembly/Test Site, One Fabrication Site
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree
- Supports Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)
- Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C
- Supports Unregulated Battery Operation Down to 2.7 V
- Buffered Clock and Direct-Clear Inputs
- Individual Data Input to Each Flip-Flop
- Ioff Supports Partial Power-Down-Mode Operation
- Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
- Latch-Up Performance Exceeds 500 mA Per JESD 17
- ESD Protection Exceeds JESD 22
- 2000-V Human-Body Model (A114-A)
- 200-V Machine Model (A115-A)
Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.
- Number of channels (#)
- 8
- Technology Family
- LVT
- Supply voltage (Min) (V)
- 2.7
- Supply voltage (Max) (V)
- 3.6
- Input type
- TTL-Compatible CMOS
- Output type
- Push-Pull
- Clock Frequency (Max) (MHz)
- 150
- IOL (Max) (mA)
- 64
- IOH (Max) (mA)
- -32
- ICC (Max) (uA)
- 5000
- Features
- Ultra high speed (tpd <5ns), Over-voltage tolerant inputs, Partial power down (Ioff), Bus-hold
SN74LVTH273-EP的完整型号有:CLVTH273MNSREPG4、SN74LVTH273MNSREP、V62/04674-02YE,以下是这些产品的关键参数及官网采购报价:
CLVTH273MNSREPG4,工作温度:-55 to 125,封装:SO (NS)-20,包装数量MPQ:2000个,MSL 等级/回流焊峰值温度:Level-1-260C-UNLIM,引脚镀层/焊球材料:NIPDAU,TI官网CLVTH273MNSREPG4的批量USD价格:1.099(1000+)
SN74LVTH273MNSREP,工作温度:-55 to 125,封装:SO (NS)-20,包装数量MPQ:2000个,MSL 等级/回流焊峰值温度:Level-1-260C-UNLIM,引脚镀层/焊球材料:NIPDAU,TI官网SN74LVTH273MNSREP的批量USD价格:1.099(1000+)
V62/04674-02YE,工作温度:-55 to 125,封装:SO (NS)-20,包装数量MPQ:2000个,MSL 等级/回流焊峰值温度:Level-1-260C-UNLIM,引脚镀层/焊球材料:NIPDAU,TI官网V62/04674-02YE的批量USD价格:1.099(1000+)
CLVTH273MNSREPG4,工作温度:-55 to 125,封装:SO (NS)-20,包装数量MPQ:2000个,MSL 等级/回流焊峰值温度:Level-1-260C-UNLIM,引脚镀层/焊球材料:NIPDAU,TI官网CLVTH273MNSREPG4的批量USD价格:1.099(1000+)
SN74LVTH273MNSREP,工作温度:-55 to 125,封装:SO (NS)-20,包装数量MPQ:2000个,MSL 等级/回流焊峰值温度:Level-1-260C-UNLIM,引脚镀层/焊球材料:NIPDAU,TI官网SN74LVTH273MNSREP的批量USD价格:1.099(1000+)
V62/04674-02YE,工作温度:-55 to 125,封装:SO (NS)-20,包装数量MPQ:2000个,MSL 等级/回流焊峰值温度:Level-1-260C-UNLIM,引脚镀层/焊球材料:NIPDAU,TI官网V62/04674-02YE的批量USD价格:1.099(1000+)