



# 16-BIT DIGITAL-TO-ANALOG CONVERTER with 16-Bit Bus Interface

#### **FEATURES**

- HIGH-SPEED, 16-BIT PARALLEL DOUBLE-BUFFERED INTERFACE
- VOLTAGE OUTPUT: ±10V
- 13-, 14-, AND 15-BIT LINEARITY GRADES
- 16-BIT MONOTONIC OVER TEMPERATURE (L GRADE)
- POWER DISSIPATION: 600mW max
- GAIN AND OFFSET ADJUST: Convenient for Auto-Cal D/A Converters
- 28-LEAD DIP AND SOIC PACKAGES

#### DESCRIPTION

The DAC712 is a complete 16-bit resolution digital-to-analog (D/A) converter with 16 bits of monotonicity over temperature.

The DAC712 has a precision +10V temperature-compensated voltage reference, ±10V output amplifier, and 16-bit port bus interface.

The digital interface is fast, 60ns minimum write pulse width, double-buffered, and has a CLEAR function that resets the analog output to bipolar zero.

GAIN and OFFSET adjustment inputs are arranged so that they can be easily trimmed by external D/A converters as well as by potentiometers.

The DAC712 is available in two linearity error performance grades: ±4LSB and ±2LSB, and three differential linearity grades: ±4LSB, ±2LSB, and ±1LSB. The DAC712 is specified at power-supply voltages of ±12V and ±15V.

The DAC712 is packaged in a 28-pin, 0.3" wide plastic DIP and in a 28-lead, wide-body plastic SOIC. The DAC712P, U, PB, and UB are specified over the –40°C to +85°C temperature range and the DAC712PK, UK, PL, and UL are specified over the 0°C to +70°C range.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION(1)

| PRODUCT  | LINEARITY ERROR MAX<br>AT +25°C | DIFFERENTIAL<br>LINEARITY ERROR MAX<br>AT +25°C | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE RANGE |
|----------|---------------------------------|-------------------------------------------------|------------------|-----------------------|--------------------------------|
| DAC712P  | ±4LSB                           | ±4LSB                                           | PDIP-28          | NT                    | -40°C to +85°C                 |
| DAC712U  | ±4LSB                           | ±4LSB                                           | SOIC-28          | DW                    | -40°C to +85°C                 |
| DAC712PB | ±2LSB                           | ±2LSB                                           | PDIP-28          | NT                    | -40°C to +85°C                 |
| DAC712UB | ±2LSB                           | ±2LSB                                           | SOIC-28          | DW                    | -40°C to +85°C                 |
| DAC712PK | ±2LSB                           | ±2LSB                                           | PDIP-28          | NT                    | 0°C to +70°C                   |
| DAC712UK | ±2LSB                           | ±2LSB                                           | SOIC-28          | DW                    | 0°C to +70°C                   |
| DAC712PL | ±2LSB                           | ±1LSB                                           | PDIP-28          | NT                    | 0°C to +70°C                   |
| DAC712UL | ±2LSB                           | ±1LSB                                           | SOIC-28          | DW                    | 0°C to +70°C                   |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### ABSOLUTE MAXIMUM RATINGS(1)

|                                                     | DAC712                       | UNIT |
|-----------------------------------------------------|------------------------------|------|
| +V <sub>CC</sub> to COMMON                          | 0, +17                       | V    |
| -V <sub>CC</sub> to COMMON                          | 0, –17                       | V    |
| +V <sub>CC</sub> to -V <sub>CC</sub>                | 34                           | V    |
| Digital Inputs to COMMON                            | -1 to +V <sub>CC</sub> - 0.7 | V    |
| External Voltage Applied to BPO and Range Resistors | ±V <sub>CC</sub>             | V    |
| V <sub>REF OUT</sub>                                | Indefinite Short to COM      | MON  |
| V <sub>OUT</sub>                                    | Indefinite Short to COM      | MON  |
| Power Dissipation                                   | 750                          | mW   |
| Storage Temperature Range                           | -60 to +150                  | °C   |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

#### **TRUTH TABLE**

| $\overline{A_0}$ | A <sub>1</sub> | WR                              | CLR | DESCRIPTION         |
|------------------|----------------|---------------------------------|-----|---------------------|
| 0                | 1              | $1 \rightarrow 0 \rightarrow 1$ | 1   | Load Input Latch    |
| 1                | 0              | $1 \rightarrow 0 \rightarrow 1$ | 1   | Load D/A Latch      |
| 1                | 1              | $1 \rightarrow 0 \rightarrow 1$ | 1   | No Change           |
| 0                | 0              | 0                               | 1   | Latches Transparent |
| X                | X              | 1                               | 1   | No Change           |
| X                | X              | Х                               | 0   | Reset D/A Latch     |



#### **ELECTRICAL CHARACTERISTICS: DAC712P, U, PB, UB**

At  $T_A = +25$ °C,  $+V_{CC} = +12$ V and +15V, and  $-V_{CC} = -12$ V and -15V, unless otherwise noted.

|                                        | TEST                       | TEST DAC712P, U |             |                        | DA  | C712PB |       |                          |
|----------------------------------------|----------------------------|-----------------|-------------|------------------------|-----|--------|-------|--------------------------|
| PARAMETER                              | CONDITIONS                 | MIN             | TYP         | MAX                    | MIN | TYP    | MAX   | UNIT                     |
| INPUT                                  |                            |                 |             |                        |     |        |       | 1                        |
| RESOLUTION                             |                            |                 |             |                        |     |        |       |                          |
| Resolution                             |                            |                 | 16          |                        |     |        |       | Bits                     |
| DIGITAL INPUTS                         |                            |                 |             |                        |     |        |       | 1                        |
| Input Code                             |                            | Binar           | ry Twos Com | plement                |     |        |       |                          |
| Logic Levels <sup>(2)</sup>            |                            |                 |             |                        |     |        |       |                          |
| V <sub>IH</sub>                        |                            | +2.0            |             | +V <sub>CC</sub> - 1.4 |     |        |       | V                        |
| V <sub>IL</sub>                        |                            | 0               |             | +0.8                   |     |        |       | V                        |
| $I_{IH} (V_I = +2.7V)$                 |                            |                 |             | ±10                    |     |        |       | μΑ                       |
| $I_{IL} (V_I = +0.4V)$                 |                            |                 |             | ±10                    |     |        |       | μΑ                       |
| TRANSFER CHARACTERISTICS               |                            |                 |             |                        |     |        |       |                          |
| ACCURACY                               |                            |                 |             |                        |     |        |       |                          |
| Linearity Error                        |                            |                 |             | ±4                     |     |        | ±2    | LSB                      |
| T <sub>MIN</sub> to T <sub>MAX</sub>   |                            |                 |             | ±8                     |     |        | ±4    | LSB                      |
| Differential Linearity Error           |                            |                 |             | ±4                     |     |        | ±2    | LSB                      |
| T <sub>MIN</sub> to T <sub>MAX</sub>   |                            |                 |             | ±8                     |     |        | ±4    | LSB                      |
| Monotonicity Over Temperature          |                            | 13              |             |                        | 14  |        |       | Bits                     |
| Gain Error <sup>(3)</sup>              |                            |                 |             | ±0.1                   |     |        |       | %                        |
| T <sub>MIN</sub> to T <sub>MAX</sub>   |                            |                 |             | ±0.2                   |     |        | ±0.15 | %                        |
| Bipolar Zero Error <sup>(3)</sup>      |                            |                 |             | ±0.1                   |     |        |       | % FSR <sup>(4)</sup>     |
|                                        |                            |                 |             | ±20                    |     |        |       | mV                       |
| T <sub>MIN</sub> to T <sub>MAX</sub>   |                            |                 |             | ±0.2                   |     |        | ±0.15 | % FSR                    |
|                                        |                            |                 |             | ±40                    |     |        | ±30   | mV                       |
| D 0 10 W 7 (F 10 1                     |                            |                 |             | ±0.003                 |     |        |       | % FSR/% V <sub>CC</sub>  |
| Power-Supply Sensitivity of Full-Scale |                            |                 |             | ±30                    |     |        |       | ppm FSR/% V <sub>C</sub> |
| DYNAMIC PERFORMANCE                    | 1                          |                 |             |                        |     | 1      |       | 1                        |
| Settling Time (to ±0.003%FSR, 5kΩ      | 500pF Load) <sup>(5)</sup> |                 |             |                        |     |        |       |                          |
| 20V Output Step                        |                            |                 | 6           |                        |     |        | 10    | μs                       |
| 1LSB Output Step (6)                   |                            |                 | 4           |                        |     |        |       | μs                       |
| Output Slew Rate                       |                            |                 | 10          |                        |     |        |       | V/µs                     |
| Total Harmonic Distortion + Noise      |                            |                 |             |                        |     |        |       |                          |
| 0dB, 1001Hz, f <sub>S</sub> = 100kHz   |                            |                 | 0.005       |                        |     |        |       | %                        |
| –20dB, 1001Hz, f <sub>S</sub> = 100kHz |                            |                 | 0.03        |                        |     |        |       | %                        |
| -60dB, 1001Hz, f <sub>S</sub> = 100kHz |                            |                 | 3.0         |                        |     |        |       | %                        |
| SINAD                                  |                            |                 |             |                        |     |        |       |                          |
| 1001Hz, f <sub>S</sub> = 100kHz        |                            |                 | 87          |                        |     |        |       | dB                       |
| Digital Feedthrough <sup>(6)</sup>     |                            |                 | 2           |                        |     |        |       | nV-s                     |
| Digital-to-Analog Glitch Impulse (6)   |                            |                 | 15          |                        |     |        |       | nV-s                     |
| Output Noise Voltage (Includes Refere  | nce)                       |                 | 120         |                        |     |        |       | nV/√Hz                   |

- (1) Shaded cells indicate same specification as the DAC712P, U grade.
- (2) Digital inputs are TTL- and +5V CMOS-compatible over the specified temperature range.
- (3) Errors externally adjustable to zero.
- 4) FSR means Full-Scale Range. For example, for a ±10V output, FSR = 20V.
- (5) Maximum represents the 3σ limit. Not 100% tested for this parameter.
- (6) For the worst-case code changes: FFFFh to 0000h and 0000h to FFFFh. These are binary twos complement (BTC) codes.

Copyright © 2000–2009, Texas Instruments Incorporated



### **ELECTRICAL CHARACTERISTICS: DAC712P, U, PB, UB (continued)**

At  $T_A = +25$ °C,  $+V_{CC} = +12V$  and +15V, and  $-V_{CC} = -12V$  and -15V, unless otherwise noted.

|                                       | TEST       | DAC712P, U |            |         | DAC712PB, UB <sup>(1)</sup> |     |     |      |
|---------------------------------------|------------|------------|------------|---------|-----------------------------|-----|-----|------|
| PARAMETER                             | CONDITIONS | MIN        | TYP        | MAX     | MIN                         | TYP | MAX | UNIT |
| ANALOG OUTPUT                         | ,          |            |            |         |                             |     |     |      |
| Output Voltage Range                  |            |            |            |         |                             |     |     |      |
| $+V_{CC}, -V_{CC} = \pm 11.4V$        |            | ±10        |            |         |                             |     |     | V    |
| Output Current                        |            | ±5         |            |         |                             |     |     | mA   |
| Output Impedance                      |            |            | 0.1        |         |                             |     |     | Ω    |
| Short-Circuit to ACOM, Duration       |            |            | Indefinite |         |                             |     |     |      |
| REFERENCE VOLTAGE                     |            |            |            |         |                             |     | ·   |      |
| Voltage                               |            | +9.975     | +10.000    | +10.025 |                             |     |     | V    |
| T <sub>MIN</sub> to T <sub>MAX</sub>  |            | +9.960     |            | +10.040 |                             |     |     | V    |
| Output Resistance                     |            |            | 1          |         |                             |     |     | Ω    |
| Source Current                        |            | 2          |            |         |                             |     |     | mA   |
| Short-Circuit to ACOM, Duration       |            |            | Indefinite |         |                             |     |     |      |
| POWER-SUPPLY REQUIREMENTS             |            |            |            |         |                             |     | ·   |      |
| Voltage                               |            |            |            |         |                             |     |     |      |
| +V <sub>CC</sub>                      |            | +11.4      | +15        | +16.5   |                             |     |     | V    |
| -V <sub>CC</sub>                      |            | -11.4      | -15        | -16.5   |                             |     |     | V    |
| Current (No Load, ±15V Supplies)      |            |            |            |         |                             |     |     |      |
| +V <sub>CC</sub>                      |            |            | 13         | 15      |                             |     |     | mA   |
| -V <sub>CC</sub>                      |            |            | 22         | 25      |                             |     |     | mA   |
| Power Dissipation (7)                 |            |            | 525        | 600     |                             |     |     | mW   |
| TEMPERATURE RANGES                    |            |            |            |         | •                           |     |     |      |
| Specified Temperature Range (All Grad | des)       | -40        |            | +85     |                             |     |     | °C   |
| Storage Temperature Range             |            | -60        |            | +150    |                             |     |     | °C   |
| Thermal Coefficient, θ <sub>JA</sub>  |            |            |            |         |                             |     |     |      |
| DIP Package                           |            |            | 75         |         |                             |     |     | °C/W |
| SOIC Package                          |            |            | 75         |         |                             |     |     | °C/W |

<sup>(7)</sup> Typical supply voltages times maximum currents.



#### ELECTRICAL CHARACTERISTICS: DAC712PK, UK, PL, UL

At  $T_A = +25$ °C,  $+V_{CC} = +12$ V and +15V, and  $-V_{CC} = -12$ V and -15V, unless otherwise noted.

|                                                 | TEST                       | 1     | DAC712PK,  | UK                     | DAC712PL, UL <sup>(1)</sup> |     |      |                          |
|-------------------------------------------------|----------------------------|-------|------------|------------------------|-----------------------------|-----|------|--------------------------|
| PARAMETER                                       | CONDITIONS                 | MIN   | TYP        | MAX                    | MIN                         | TYP | MAX  | UNIT                     |
| INPUT                                           |                            |       | 1          |                        | Ų.                          |     |      | 1                        |
| RESOLUTION                                      |                            |       |            |                        |                             |     |      |                          |
| Resolution                                      |                            |       | 16         |                        |                             |     |      | Bits                     |
| DIGITAL INPUTS                                  |                            |       | II.        | - "                    | 1                           |     |      |                          |
| Input Code                                      |                            | Binar | y Twos Com | nplement               |                             |     |      |                          |
| Logic Levels <sup>(2)</sup>                     |                            |       |            |                        |                             |     |      |                          |
| V <sub>IH</sub>                                 |                            | +2.0  |            | +V <sub>CC</sub> - 1.4 |                             |     |      | V                        |
| V <sub>IL</sub>                                 |                            | 0     |            | +0.8                   |                             |     |      | V                        |
| $I_{IH} (V_I = +2.7V)$                          |                            |       |            | ±10                    |                             |     |      | μΑ                       |
| $I_{IL} (V_I = +0.4V)$                          |                            |       |            | ±10                    |                             |     |      | μΑ                       |
| TRANSFER CHARACTERISTICS                        |                            |       | 1          |                        | Ų.                          |     |      |                          |
| ACCURACY                                        |                            |       |            |                        |                             |     |      |                          |
| Linearity Error                                 |                            |       |            | ±2                     |                             |     |      | LSB                      |
| T <sub>MIN</sub> to T <sub>MAX</sub>            |                            |       |            | ±2                     |                             |     |      | LSB                      |
| Differential Linearity Error                    |                            |       |            | ±2                     |                             |     | ±1   | LSB                      |
| T <sub>MIN</sub> to T <sub>MAX</sub>            |                            |       |            | ±2                     |                             |     | ±1   | LSB                      |
| Monotonicity Over Temperature                   |                            | 15    |            |                        | 16                          |     |      | Bits                     |
| Gain Error <sup>(3)</sup>                       |                            |       |            | ±0.1                   |                             |     |      | %                        |
| T <sub>MIN</sub> to T <sub>MAX</sub>            |                            |       |            | ±0.15                  |                             |     | ±0.2 | %                        |
| Bipolar Zero Error <sup>(3)</sup>               |                            |       |            | ±0.1                   |                             |     |      | % FSR <sup>(4)</sup>     |
|                                                 |                            |       |            | ±20                    |                             |     |      | mV                       |
| T <sub>MIN</sub> to T <sub>MAX</sub>            |                            |       |            | ±0.15                  |                             |     |      | % FSR                    |
|                                                 |                            |       |            | ±30                    |                             |     |      | mV                       |
| D 0 10 W 7 (F 10 1                              |                            |       |            | ±0.003                 |                             |     |      | % FSR/% V <sub>CC</sub>  |
| Power-Supply Sensitivity of Full-Scale          |                            |       |            | ±30                    |                             |     |      | ppm FSR/% V <sub>C</sub> |
| DYNAMIC PERFORMANCE                             | 1                          |       |            |                        | 1                           | 1   |      |                          |
| Settling Time (to ±0.003%FSR, 5kΩ               | 500pF Load) <sup>(5)</sup> |       |            |                        |                             |     |      |                          |
| 20V Output Step                                 |                            |       | 6          | 10                     |                             |     |      | μs                       |
| 1LSB Output Step (6)                            |                            |       | 4          |                        |                             |     |      | μs                       |
| Output Slew Rate                                |                            |       | 10         |                        |                             |     |      | V/µs                     |
| Total Harmonic Distortion + Noise               |                            |       |            |                        |                             |     |      |                          |
| 0dB, 1001Hz, f <sub>S</sub> = 100kHz            |                            |       | 0.005      |                        |                             |     |      | %                        |
| –20dB, 1001Hz, f <sub>S</sub> = 100kHz          |                            |       | 0.03       |                        |                             |     |      | %                        |
| –60dB, 1001Hz, f <sub>S</sub> = 100kHz          |                            |       | 3.0        |                        |                             |     |      | %                        |
| SINAD                                           |                            |       |            |                        |                             |     |      |                          |
| 1001Hz, f <sub>S</sub> = 100kHz                 |                            |       | 87         |                        |                             |     |      | dB                       |
| Digital Feedthrough <sup>(6)</sup>              |                            |       | 2          |                        |                             |     |      | nV-s                     |
| Digital-to-Analog Glitch Impulse <sup>(6)</sup> |                            |       | 15         |                        |                             |     |      | nV-s                     |
| Output Noise Voltage (Includes Refere           | nce)                       |       | 120        |                        |                             |     |      | nV/√ <del>Hz</del>       |

- (1) Shaded cells indicate same specification as the DAC712PK, UK grade.
- (2) Digital inputs are TTL- and +5V CMOS-compatible over the specified temperature range.
- (3) Errors externally adjustable to zero.
- (4) FSR means Full-Scale Range. For example, for a  $\pm 10V$  output, FSR = 20V.
- (5) Maximum represents the 3σ limit. Not 100% tested for this parameter.
- (6) For the worst-case code changes: FFFFh to 0000h and 0000h to FFFFh. These are binary twos complement (BTC) codes.

Copyright © 2000–2009, Texas Instruments Incorporated



## **ELECTRICAL CHARACTERISTICS: DAC712PK, UK, PL, UL (continued)**

At  $T_A = +25$ °C,  $+V_{CC} = +12V$  and +15V, and  $-V_{CC} = -12V$  and -15V, unless otherwise noted.

|                                       | TEST       | DAC712PK, UK |            |         | DAC712PL, UL <sup>(1)</sup> |     |     |      |
|---------------------------------------|------------|--------------|------------|---------|-----------------------------|-----|-----|------|
| PARAMETER                             | CONDITIONS | MIN          | TYP        | MAX     | MIN                         | TYP | MAX | UNIT |
| ANALOG OUTPUT                         |            |              |            |         |                             |     |     |      |
| Output Voltage Range                  |            |              |            |         |                             |     |     |      |
| $+V_{CC}$ , $-V_{CC} = \pm 11.4V$     |            | ±10          |            |         |                             |     |     | V    |
| Output Current                        |            | ±5           |            |         |                             |     |     | mA   |
| Output Impedance                      |            |              | 0.1        |         |                             |     |     | Ω    |
| Short-Circuit to ACOM, Duration       |            |              | Indefinite |         |                             |     |     |      |
| REFERENCE VOLTAGE                     |            |              |            |         |                             |     | ·   |      |
| Voltage                               |            | +9.975       | +10.000    | +10.025 |                             |     |     | V    |
| T <sub>MIN</sub> to T <sub>MAX</sub>  |            | +9.960       |            | +10.040 |                             |     |     | V    |
| Output Resistance                     |            |              | 1          |         |                             |     |     | Ω    |
| Source Current                        |            | 2            |            |         |                             |     |     | mA   |
| Short-Circuit to ACOM, Duration       |            |              | Indefinite |         |                             |     |     |      |
| POWER-SUPPLY REQUIREMENTS             |            |              |            |         |                             |     | ·   |      |
| Voltage                               |            |              |            |         |                             |     |     |      |
| +V <sub>CC</sub>                      |            | +11.4        | +15        | +16.5   |                             |     |     | V    |
| -V <sub>CC</sub>                      |            | -11.4        | -15        | -16.5   |                             |     |     | V    |
| Current (No Load, ±15V Supplies)      |            |              |            |         |                             |     |     |      |
| +V <sub>CC</sub>                      |            |              | 13         | 15      |                             |     |     | mA   |
| -V <sub>CC</sub>                      |            |              | 22         | 25      |                             |     |     | mA   |
| Power Dissipation (7)                 |            |              | 525        | 600     |                             |     |     | mW   |
| TEMPERATURE RANGES                    |            |              |            |         | •                           |     |     |      |
| Specified Temperature Range (All Grad | des)       | 0            |            | +70     |                             |     |     | °C   |
| Storage Temperature Range             |            | -60          |            | +150    |                             |     |     | °C   |
| Thermal Coefficient, θ <sub>JA</sub>  |            |              |            |         |                             |     |     |      |
| DIP Package                           |            |              | 75         |         |                             |     |     | °C/W |
| SOIC Package                          |            |              | 75         |         |                             |     |     | °C/W |

<sup>(7)</sup> Typical supply voltages times maximum currents.



#### **PIN CONFIGURATION**

#### DW AND NT PACKAGES SOIC-28 AND PDIP-28 (TOP VIEW)





#### PIN DESCRIPTIONS

| PIN | NAME                 | DESCRIPTION                                         |
|-----|----------------------|-----------------------------------------------------|
| 1   | DCOM                 | Power-Supply return for digital currents            |
| 2   | ACOM                 | Analog Supply Return                                |
| 3   | V <sub>OUT</sub>     | ±10V D/A Output                                     |
| 4   | Offset Adjust        | Offset Adjust (Bipolar)                             |
| 5   | V <sub>REF OUT</sub> | Voltage Reference Output                            |
| 6   | Gain Adjust          | Gain Adjust                                         |
| 7   | +V <sub>CC</sub>     | +12V to +15V Supply                                 |
| 8   | -V <sub>CC</sub>     | -12V to -15V Supply                                 |
| 9   | CLR                  | CLEAR; Sets D/A output to Bipolar Zero (Active Low) |
| 10  | WR                   | Write (Active Low)                                  |
| 11  | A <sub>1</sub>       | Enable for D/A latch (Active Low)                   |
| 12  | $\overline{A_0}$     | Enable for Input latch (Active Low)                 |
| 13  | D15                  | Data Bit 15 (Most Significant Bit)                  |
| 14  | D14                  | Data Bit 14                                         |
| 15  | D13                  | Data Bit 13                                         |
| 16  | D12                  | Data Bit 12                                         |
| 17  | D11                  | Data Bit 11                                         |
| 18  | D10                  | Data Bit 10                                         |
| 19  | D9                   | Data Bit 9                                          |
| 20  | D8                   | Data Bit 8                                          |
| 21  | D7                   | Data Bit 7                                          |
| 22  | D6                   | Data Bit 6                                          |
| 23  | D5                   | Data Bit 5                                          |
| 24  | D4                   | Data Bit 4                                          |
| 25  | D3                   | Data Bit 3                                          |
| 26  | D2                   | Data Bit 2                                          |
| 27  | D1                   | Data Bit 1                                          |
| 28  | D0                   | Data Bit 0 (Least Significant Bit)                  |



#### **TIMING CHARACTERISTICS**



Figure 1. Timing Diagram

#### **TIMING REQUIREMENTS**

At  $T_A = -40$ °C to +85°C, +V<sub>CC</sub> = +12V or +15V, and -V<sub>CC</sub> = -12V or -15V, unless otherwise noted.

|                                |                                                                       |                 |     | DAC712 |     |      |  |
|--------------------------------|-----------------------------------------------------------------------|-----------------|-----|--------|-----|------|--|
|                                | PARAMETER                                                             | TEST CONDITIONS | MIN | TYP    | MAX | UNIT |  |
| t <sub>DW</sub>                | Data Valid to End of WR                                               |                 | 50  |        |     | ns   |  |
| t <sub>AW</sub>                | $\overline{A_0}$ , $\overline{A_1}$ Valid to End of $\overline{WR}$   |                 | 50  |        |     | ns   |  |
| t <sub>AH</sub>                | $\overline{A_0}$ , $\overline{A_1}$ Hold after End of $\overline{WR}$ |                 | 10  |        |     | ns   |  |
| t <sub>DH</sub>                | Data Hold after End of WR                                             |                 | 10  |        |     | ns   |  |
| t <sub>WP</sub> <sup>(1)</sup> | Write Pulse Width                                                     |                 | 50  |        |     | ns   |  |
| t <sub>CP</sub>                | CLEAR Pulse Width                                                     |                 | 200 |        |     | ns   |  |

<sup>(1)</sup> For single-buffered operation,  $t_{WP}$  is 80ns minimum; see the Single-Buffered Operation section.



#### **TYPICAL CHARACTERISTICS**

At  $T_A = +25$ °C and  $V_{CC} = \pm 15$ V, unless otherwise noted.





Figure 3.







Time (10µs/div)

Figure 4.



Figure 5.



Figure 6.

Time (1µs/div)



#### **DISCUSSION OF SPECIFICATIONS**

#### LINEARITY ERROR

Linearity error is defined as the deviation of the analog output from a straight line drawn between the end points of the transfer characteristic.

#### **DIFFERENTIAL LINEARITY ERROR**

Differential linearity error (DLE) is the deviation from 1LSB of an output change from one adjacent state to the next. A DLE specification of ±1/2LSB means that the output step size can range from 1/2LSB to 3/2LSB when the digital input code changes from one code word to the adjacent code word. If the DLE is more positive than -1LSB, the D/A converter is said to be monotonic.

#### MONOTONICITY

A D/A converter is monotonic if the output either increases or remains the same for increasing digital input values. Monotonicity of the DAC712 is ensured over the specified temperature range to 13, 14, 15, and 16 bits for performance grades DAC712P/U, DAC712PB/UB, DAC712PK/UK, and DAC712PL/UL, respectively.

#### **SETTLING TIME**

Settling time is the total time (including slew time) for the D/A output to settle to within an error band around its final value after a change in input. Settling times are specified to within  $\pm 0.003\%$  of Full-Scale Range (FSR) for an output step change of 20V and 1LSB. The 1LSB change is measured at the Major Carry (FFFFh to 0000h, and 0000h to FFFFh: BTC codes), the input transition at which worst-case settling time occurs.

#### **TOTAL HARMONIC DISTORTION + NOISE**

Total harmonic distortion + noise is defined as the ratio of the square root of the sum of the squares of the values of the harmonics and noise to the value of the fundamental frequency. It is expressed in % of the fundamental frequency amplitude at sampling rate  $f_{\rm S}$ .

## SIGNAL-TO-NOISE AND DISTORTION RATIO (SINAD)

SINAD includes all the harmonic and outstanding spurious components in the definition of output noise power in addition to quantizing and internal random noise power. SINAD is expressed in dB at a specified input frequency and sampling rate, f<sub>S</sub>.

#### **DIGITAL-TO-ANALOG GLITCH IMPULSE**

The amount of charge injected into the analog output from the digital inputs when the inputs change state. It is measured at half-scale at the input codes where as many switches as possible change state—from 7FFFh to 8000h.

#### DIGITAL FEEDTHROUGH

When the analog-to-digital (A/D) converter is not selected, high-frequency logic activity on the digital inputs is coupled through the device and shows up as output noise. This noise is digital feedthrough.

Copyright © 2000–2009, Texas Instruments Incorporated



#### **OPERATION**

The DAC712 is a monolithic integrated-circuit, 16-bit D/A converter complete with 16-bit D/A converter switches and ladder network, voltage reference, output amplifier, and microprocessor bus interface.

#### **INTERFACE LOGIC**

The DAC712 has double-buffered data latches. The input data latch holds a 16-bit data word before loading it into the second latch, the D/A latch. This double-buffered organization permits simultaneous update of several D/A converters. All digital control inputs are active low. Refer to the block diagram of Figure 8.

All latches are level-triggered. Data present when the enable inputs are logic '0' enter the latch. When the enable inputs return to logic '1', the data are latched.

The  $\overline{\text{CLR}}$  input resets both the input latch and the D/A latch to give a bipolar zero output.



Figure 8. DAC712 Block Diagram



#### LOGIC INPUT COMPATIBILITY

The DAC712 digital inputs are TTL-compatible (1.4V switching level) with low-leakage, high-impedance inputs. Thus, the inputs are suitable for being driven by any type of 5V logic such as 5V CMOS logic. An equivalent circuit of a digital input is shown in Figure 9.

Data inputs float to logic '0' and control inputs float to logic '0' if left unconnected. It is recommended that any unused inputs be connected to DCOM to improve noise immunity.

Digital inputs remain high-impedance when power is off.



Figure 9. Equivalent Circuit of Digital Inputs

#### INPUT CODING

The DAC712 is designed to accept positive-true binary twos complement (BTC) input codes that are compatible with bipolar analog output operation. For bipolar analog output configuration, a digital input of 7FFFh gives a positive full-scale output, 8000h gives a negative full-scale output, and 0000h gives bipolar zero output.

#### INTERNAL REFERENCE

The DAC712 contains a +10V reference.

The reference output may be used to drive external loads, sourcing up to 2mA. The load current should be constant, otherwise the gain and bipolar offset of the converter will vary.

#### **OUTPUT VOLTAGE SWING**

The output amplifier of the DAC712 is committed to a ±10V output range. The DAC712 provides a ±10V output swing while operating on ±11.4V or higher voltage supplies.

#### **GAIN AND OFFSET ADJUSTMENTS**

Figure 10 illustrates the relationship of offset and gain adjustments for a bipolar connected D/A converter. Offset should be adjusted first to avoid interaction of adjustments. Table 1 shows calibration values and codes. These adjustments have a minimum range of ±0.3%.



Figure 10. Relationship of Offset and Gain Adjustments

Table 1. Digital Input and Analog Output Voltage Calibration Values

| DAC712 CALIBRATION VALUES<br>1 LEAST SIGNIFICANT BIT = 305μV |                   |                               |  |  |  |  |  |  |
|--------------------------------------------------------------|-------------------|-------------------------------|--|--|--|--|--|--|
| DIGITAL INPUT<br>CODE BINARY<br>TWOS<br>COMPLEMENT,<br>BTC   | ANALOG OUTPUT (V) | DESCRIPTION                   |  |  |  |  |  |  |
| 7FFFh                                                        | +9.999695         | Positive Full-Scale –<br>1LSB |  |  |  |  |  |  |
| 4000h                                                        | +5.000000         | 3/4 Scale                     |  |  |  |  |  |  |
| 0001h                                                        | +0.000305         | BPZ + 1LSB                    |  |  |  |  |  |  |
| 0000h                                                        | 0.000000          | Bipolar Zero (BPZ)            |  |  |  |  |  |  |
| FFFFh                                                        | -0.000305         | BPZ – 1LSB                    |  |  |  |  |  |  |
| C000h                                                        | -5.000000         | 1/4 Scale                     |  |  |  |  |  |  |
| 8000h                                                        | -10.00000         | Negative Full-Scale           |  |  |  |  |  |  |

#### **Offset Adjustment**

Apply the digital input code that produces the maximum negative output voltage and adjust the offset potentiometer or the offset adjust D/A converter for -10V.



#### **Gain Adjustment**

Apply the digital input that gives the maximum positive voltage output. Adjust the gain potentiometer or the gain adjust D/A converter for this positive full-scale voltage.

#### INSTALLATION

#### **GENERAL CONSIDERATIONS**

Because of the high accuracy of these D/A converters, system design problems such as grounding and contact resistance become very important. A 16-bit converter with a 20V full-scale range has a 1LSB value of 305mV. With a load current of 5 $\mu$ A, series wiring and connector resistance of only  $60m\Omega$  causes a voltage drop of  $300\mu$ V. To understand what this means in terms of a system layout, the resistivity of a typical 1-ounce copper-clad printed circuit board (PCB) is  $1/2m\Omega$  per square. For a 5mA load, a 10 mil (0.010 inch) wide printed circuit conductor 60 milli-inches long results in a voltage drop of  $150\mu$ V.

The analog output of the DAC712 has an LSB size of  $305\mu V$  (-96dB). The noise floor of the D/A converter must remain below this level in the frequency range of interest. The DAC712 noise spectral density (which includes the noise contributed by the internal reference) is shown in the Typical Characteristics section.

Wiring to high-resolution D/A converters should be routed to provide optimum isolation from sources of radio frequency interference (RFI) and electromagnetic interference (EMI). The key to elimination of RF radiation or pickup is a small loop area. Signal leads and the return conductors should be kept close together such that they present a small capture cross-section for any external field. Wire-wrap construction is not recommended.

## POWER-SUPPLY AND REFERENCE CONNECTIONS

Power-supply decoupling capacitors should be added as shown in Figure 11. Best performance occurs using a  $1\mu F$  to  $10\mu F$  tantalum capacitor at  $-V_{CC}$ . Applications with less critical settling time may be able to use  $0.01\mu F$  at  $-V_{CC}$  as well as at  $+V_{CC}$ . The capacitors should be located close to the package.



Figure 11. Power-Supply Connections

The DAC712 has separate ANALOG COMMON and DIGITAL COMMON pins. The current through DCOM is mostly switching transients and are up to 1mA peak in amplitude. The current through ACOM is typically 5µA for all codes.

Use separate analog and digital ground planes with a single interconnection point to minimize ground loops. The analog pins are located adjacent to each other to help isolate analog from digital signals. Analog signals should be routed as far as possible from digital signals and should cross them at right angles. A solid analog ground plane around the D/A converter package, as well as under it in the vicinity of the analog and power-supply pins, isolates the D/A converter from switching currents. It is recommended that DCOM and ACOM be connected directly to the ground planes under the package.

If several DAC712s are used, or if the DAC712 shares supplies with other components, connecting the ACOM and DCOM lines together once at the power supplies rather than at each chip may give better results.



#### LOAD CONNECTIONS

Because the reference point for  $V_{OUT}$  and  $V_{REF\ OUT}$  is the ACOM pin, it is important to connect the D/A converter load directly to the ACOM pin; see Figure 12.

Lead and contact resistances are represented by  $R_1$  through  $R_3$ . As long as the load resistance  $R_L$  is constant,  $R_1$  simply introduces a gain error and can be removed by gain adjustment of the D/A converter or system-wide gain calibration.  $R_2$  is part of  $R_L$  if the output voltage is sensed at ACOM.

In some applications it is impractical to return the load to the ACOM pin of the D/A converter. Sensing the output voltage at the SYSTEM GROUND point is reasonable, because there is no change in the DAC712 ACOM current, provided that  $R_3$  is a low-resistance ground plane or conductor. In this case, DCOM may be connected to SYSTEM GROUND as well.



(1) Locate close to the DAC712 package.

Figure 12. System Ground Considerations for High-Resolution D/A Converters



#### **GAIN AND OFFSET ADJUST**

#### **Connections Using Potentiometers**

GAIN and OFFSET adjust pins provide for trim using external potentiometers. 15-turn potentiometers provide sufficient resolution. Range of adjustment of these trims is at least  $\pm 0.3\%$  of Full-Scale Range; see Figure 13.

#### **Using D/A Converters**

The GAIN ADJUST and OFFSET ADJUST circuits of the DAC712 have been arranged so that these points may be easily driven by external D/A converters; see Figure 14. 12-bit D/A converters provide an OFFSET adjust resolution and a GAIN adjust resolution of  $30\mu V$  to  $50\mu V$  per LSB step.

Nominal values of GAIN and OFFSET occur when the D/A converter outputs are at approximately half scale, +5V.

#### **OUTPUT VOLTAGE RANGE CONNECTIONS**

The DAC712 output amplifier is connected internally for the  $\pm 10\text{V}$  bipolar (20V) output range. That is, the bipolar offset resistor is connected to an internal reference voltage and the 20V range resistor is connected internally to  $V_{OUT}$ . The DAC712 cannot be connected for unipolar operation.



(1) For no external adjustments, pins 4 and 6 are not connected. External Resistors R<sub>1</sub> to R<sub>4</sub> are standard ±1% values. Range of adjustment is at least ±0.3% FSR.

Figure 13. Manual Offset and Gain Adjust Circuits





- (1) For no external adjustments, pins 4 and 6 are not connected. External Resistors  $R_1$  to  $R_4$  tolerance is  $\pm 1\%$  values. Range of adjustment is at least  $\pm 0.3\%$  FSR.
- (2) Suggested op amps: OPA177GP, GS or OPA604AP, AU.
- (3) Suggested op amps: single OPA177GP, GS or dual OPA2604AP, AU.
- (4) Suggested D/A converters: dual DAC7800 (serial input, 12-bit resolution); dual DAC7801 (8-bit port input, 12-bit resolution); dual DAC7802 (12-bit port input, 12-bit resolution); dual DAC7805 (12-bit port input, 12-bit resolution); or single DAC8043 (serial input, 12-bit resolution). BIPOLAR (complete): DAC813 (use 11-bit resolution for 0V to +10V output; no op-amps required).

Figure 14. Gain and Offset Adjustment Using D/A Converters

#### **DIGITAL INTERFACE**

#### **BUS INTERFACE**

The DAC712 has 16-bit, double-buffered data bus interface with control lines for easy interface to interface to a 16-bit bus. The double-buffered feature permits update of several D/A converters simultaneously.

 $\frac{\overline{A_0}}{\overline{A_1}}$  is the enable control for the DATA INPUT LATCH.  $\overline{A_1}$  is the enable for the D/A LATCH.  $\overline{WR}$  is used to strobe data into latches enabled by  $\overline{A_0}$  and  $\overline{A_1}$ . Refer to the block diagram of Figure 8 and to Figure 1.

CLR sets the INPUT DATA LATCH to all zeros and the D/A LATCH to a code that gives bipolar 0V at the D/A converter output.

#### SINGLE-BUFFERED OPERATION

To operate the DAC712 interface as a single-buffered latch, the DATA INPUT LATCH is permanently enabled by connecting  $\overline{^{A_0}}$  to DCOM. If  $\overline{^{A_1}}$  is not used to enable the D/A converter, it should be connected to DCOM as well. For this mode of operation, the width of WR must be at least 80ns minimum to pass data through the DATA INPUT LATCH and into the D/A LATCH.

#### TRANSPARENT INTERFACE

The digital interface of the DAC712 can be made transparent by asserting  $\overline{A_0}$ ,  $\overline{A_1}$ , and  $\overline{WR}$  LOW, and asserting CLR HIGH.



### **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Original (September 200) to Revision A                                                                                             | Page |
|----|------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Updated document format to current standards                                                                                                   | 1    |
| •  | Changed max specification for Accuracy, Gain Error, $T_{MIN}$ to $T_{MAX}$ parameter in Electrical Characteristics: DAC712PK, UK, PL, UL table | 5    |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated