











SNVS469F-OCTOBER 2006-REVISED DECEMBER 2015

LP5952

# LP5952 350-mA Dual-Rail Linear Regulator

### **Features**

- Input Voltage Range: 0.7 V to 4.5 V
- $2.5 \text{ V} \leq \text{V}_{\text{BATT}} \leq 5.5 \text{ V}$
- $0.5V \le V_{OUT} \le 2 V$
- Ensured 350-mA Output Current
- For  $I_{LOAD} = 350$  mA:
  - V<sub>BATT</sub> ≥ V<sub>OUT(NOM)</sub> + 1.5 V or 2.5 V (Whichever is Higher)
- For  $I_{LOAD} = 150 \text{ mA}$ :
  - $V_{BATT}$  ≥  $V_{OUT(NOM)}$  + 1.3 V or 2.5 V (Whichever is Higher)
- Excellent Load Transient Response: ±15 mV **Typical**
- Excellent Line Transient Response: ±1 mV Typical
- 50-µA Typical Quiescent Current from V<sub>BATT</sub>
- 10-µA Typical Quiescent Current from V<sub>IN</sub>
- 0.1-µA Typical Quiescent Current in Shutdown
- Noise voltage =  $100 \mu V_{RMS}$  Typical
- Operates from a Single Li-Ion Cell or 3-Cell NiMH/NiCd Battery
- Thermal-Overload and Short-Circuit Protection

# **Applications**

- Mobile Phones
- Hand-Held Radios
- Personal Digital Assistants
- Palm-Top PCs
- Portable Instruments
- **Battery-Powered Devices**

# 3 Description

The LP5952 is a dual-supply-rail linear regulator optimized for powering ultralow-voltage circuits from a single Li-Ion cell or 3-cell NiMH/NiCd battery.

In the typical post-regulation application V<sub>BATT</sub> is directly connected to the battery (range 2.5 V to 5.5 V), and V<sub>IN</sub> is supplied by the output voltage of the DC-DC converter (range 0.7 V to 4.5 V).

The device offers superior dropout and transient features combined with very low quiescent currents. In shutdown mode (Enable (EN) pin pulled low) the device turns off and reduces battery consumption to 0.1 µA (typical). The LP5952 also features internal protection against overtemperature, overcurrent, and undervoltage conditions.

Depending upon application, only one or two tiny surface-mount external components are required; performance is specified for a -40°C to +125°C junction temperature range. The device is available in fixed output voltages from 0.5 V to 2 V. For availability, please contact your local Texas Instruments sales office.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |  |
|-------------|-----------|--------------------|--|
| LP5952      | DSBGA (5) | 1.326 mm × 0.96 mm |  |
|             | USON (6)  | 2.00 mm × 2.00 mm  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Typical Application Circuit



**Page** 



# **Table of Contents**

| 1 | Features 1                                           |    | 7.1 Overview                         | 10 |
|---|------------------------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                                       |    | 7.2 Functional Block Diagram         | 10 |
| 3 | Description 1                                        |    | 7.3 Feature Description              | 10 |
| 4 | Revision History2                                    |    | 7.4 Device Functional Modes          | 11 |
| 5 | Pin Configuration and Functions                      | 8  | Application and Implementation       | 12 |
| 6 | Specifications4                                      |    | 8.1 Application Information          | 12 |
| U | 6.1 Absolute Maximum Ratings                         |    | 8.2 Typical Application              | 12 |
|   | 6.2 ESD Ratings                                      | 9  | Power Supply Recommendations         | 17 |
|   | 6.3 Recommended Operating Conditions                 | 10 | Layout                               | 18 |
|   | 6.4 Thermal Information                              |    | 10.1 Layout Guidelines               |    |
|   | 6.5 Electrical Characteristics 5                     |    | 10.2 Layout Examples                 |    |
|   | 6.6 Electrical Characteristics: Quiescent Currents 6 | 11 | Device and Documentation Support     | 19 |
|   | 6.7 Electrical Characteristics: Shutdown Currents 6  |    | 11.1 Device Support                  | 19 |
|   | 6.8 Electrical Characteristics: Enable Control       |    | 11.2 Documentation Support           | 19 |
|   | 6.9 Electrical Characteristics: Thermal Protection 7 |    | 11.3 Community Resources             | 19 |
|   | 6.10 Electrical Characteristics: Transient           |    | 11.4 Trademarks                      | 19 |
|   | Characteristics 7                                    |    | 11.5 Electrostatic Discharge Caution | 19 |
|   | 6.11 Input and Output Capacitors (Recommended) 7     |    | 11.6 Glossary                        | 19 |
|   | 6.12 Typical Characteristics 8                       | 12 | Mechanical, Packaging, and Orderable |    |
| 7 | Detailed Description 10                              |    | Information                          | 19 |
|   |                                                      |    |                                      |    |

# 4 Revision History

Changes from Revision E (May 2013) to Revision F

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

|                     | tion and Pin Configuration and Functions sections, ESD Ratings and Thermal Information option, Device Functional Modes, Application and Implementation, Power Supply |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Recommendations, La | yout, Device and Documentation Support, and Mechanical, Packaging, and Orderable                                                                                     |

|   | Deleted lead temp spec - it is in POA | 4 |
|---|---------------------------------------|---|
| • | Updated thermal information           | 5 |
|   |                                       |   |

| • Changed values for thermal specifications in <i>Power Dissipation</i> section per updated thermal information | 1 |
|-----------------------------------------------------------------------------------------------------------------|---|
|-----------------------------------------------------------------------------------------------------------------|---|

| Changes from Revision D (April 2013) to Revision E | Pago |
|----------------------------------------------------|------|
|                                                    |      |

| • | Changed layout of National Data Sheet to | TI format | 18 |
|---|------------------------------------------|-----------|----|
|---|------------------------------------------|-----------|----|



# 5 Pin Configuration and Functions



NC - No internal connection



# **Pin Functions**

| PIN  |      | TYPE  | DESCRIPTION |                                                                                                                                                          |  |  |  |
|------|------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME | USON | DSGBA | ITPE        | DESCRIPTION                                                                                                                                              |  |  |  |
| BATT | 1    | C1    | Input       | Bias input voltage; input range: 2.5 V to 5.5 V                                                                                                          |  |  |  |
| EN   | 6    | С3    | Input       | Enable pin logic input: low = shutdown, high = active, normal operation. This pin should not be left floating. Tie to BATT if this function is not used. |  |  |  |
| GND  | 2    | B2    | Ground      | Ground                                                                                                                                                   |  |  |  |
| IN   | 3    | A1    | Input       | Power input voltage; input range: 0.7 V to 4.5 V, V <sub>IN</sub> ≤ V <sub>BATT</sub>                                                                    |  |  |  |
| NC   | 5    | _     | _           | Do not make connections to this pin.                                                                                                                     |  |  |  |
| OUT  | 4    | А3    | Output      | Regulated output voltage                                                                                                                                 |  |  |  |

Copyright © 2006–2015, Texas Instruments Incorporated



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)(3)

|                                                                    | MIN                | MAX | UNIT |
|--------------------------------------------------------------------|--------------------|-----|------|
| IN, BATT pins: Voltage to GND, V <sub>IN</sub> ≤ V <sub>BATT</sub> | -0.2               |     | V    |
| BATT pin to IN pin                                                 |                    | 0.2 | V    |
| EN pin, voltage to GND                                             | -0.2               |     | V    |
| Continuous power dissipation <sup>(4)</sup>                        | Internally limited |     |      |
| Junction Temperature (T <sub>J-MAX</sub> )                         |                    | 150 | °C   |
| Storage temperature, T <sub>stg</sub>                              | -65                | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to the potential at the GND pin.

# 6.2 ESD Ratings

|                    |                         |                                                                   | VALUE | UNIT  |
|--------------------|-------------------------|-------------------------------------------------------------------|-------|-------|
| V                  | Flootrootatio diacharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | .,    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Machine model                                                     | ±200  | V<br> |

<sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                    | MIN | MAX        | UNIT |
|----------------------------------------------------|-----|------------|------|
| Input voltage, V <sub>IN</sub>                     | 0.7 | 4.5        | V    |
| Input voltage, V <sub>BATT</sub>                   | 2.5 | 5.5        | V    |
| Input voltage, V <sub>EN</sub>                     | 0   | $V_{BATT}$ | V    |
| Recommended load current                           | 0   | 350        | mA   |
| Junction temperature, T <sub>J</sub>               | -40 | 125        | °C   |
| Ambient temperature, T <sub>A</sub> <sup>(1)</sup> | -40 | 85         | °C   |

<sup>(1)</sup> In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>), and the junction-to ambient thermal resistance of the part/package in the application (R<sub>BJA</sub>), as given by: T<sub>A-MAX</sub> = T<sub>J-MAX-OP</sub> - (R<sub>BJA</sub> × P<sub>D-MAX</sub>).

<sup>(3)</sup> If Military or Aerospace specified devices are required, contact Texas Instruments Sales Office or Distributors for availability and specifications.

<sup>(4)</sup> Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at T<sub>J</sub> = 165°C (typical) and disengages at T<sub>J</sub> = 145°C (typical).



#### 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                                       | LP5952      |            |      |  |
|-------------------------------|-------------------------------------------------------|-------------|------------|------|--|
|                               |                                                       | YZR (DSBGA) | NKH (USON) | UNIT |  |
|                               |                                                       | 5 PINS      | 6 PINS     |      |  |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance <sup>(2)</sup> | 181.0       | 181.6      | °C/W |  |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance             | 0.9         | 93.1       | °C/W |  |
| $R_{\theta JB}$               | Junction-to-board thermal resistance                  | 110.3       | 116.7      | °C/W |  |
| ΨЈТ                           | Junction-to-top characterization parameter            | 7.4         | 8.0        | °C/W |  |
| ΨЈВ                           | Junction-to-board characterization parameter          | 110.3       | 116.7      | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

Unless otherwise noted, typical values are for  $T_A = 25^{\circ}C$ , and minimum and maximum limits apply over the full operating temperature range:  $-40^{\circ}C \le T_J \le +125^{\circ}C$ ; specifications apply to the *Typical Application Circuit* with  $V_{IN} = V_{OUT(NOM)} + 1 \text{ V}$ ,  $V_{BATT} = V_{OUT(NOM)} + 1.5 \text{ V}$  or 2.5 V (whichever is higher),  $I_{OUT} = 1 \text{ mA}$ ,  $C_{VIN} = 1 \text{ \mu F}$ ,  $C_{OUT} = 2.2 \text{ \mu F}$ ,  $V_{EN} = V_{BATT}$ . (1)(2)(3)

| F                                    | PARAMETER                        | TEST CONDITION                                                                                                                                | ONS                        | MIN  | TYP  | MAX | UNIT          |
|--------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|------|-----|---------------|
| A\/ /\/                              | Output valtage teleronee         | $V_{IN} = V_{OUT(NOM)} + 0.3 \text{ V}, T_A$                                                                                                  | = 25°C                     | -1.5 |      | 1.5 |               |
| $\Delta V_{OUT} / V_{OUT}$           | Output voltage tolerance         | $V_{IN} = V_{OUT(NOM)} + 0.3 V$                                                                                                               |                            | 2    |      | 2   |               |
| $\Delta V_{OUT}$ / $\Delta V_{IN}$   | lia a sandatian assa             | $V_{IN} = V_{OUT(NOM)} + 0.3 \text{ V to 4}$<br>4.5 V                                                                                         | l.5 V, V <sub>BATT</sub> = | 1    | 0.3  | 1   | mV/V          |
| $\Delta V_{OUT}$ / $\Delta V_{BATT}$ | Line regulation error            | $V_{BATT} = V_{OUT(NOM)} + 1.5 V$                                                                                                             | 2.2                        | 0.5  | 2.2  |     |               |
|                                      |                                  | I <sub>OUT</sub> = 1 mA to 350 mA                                                                                                             | DSBGA<br>package           | 30   | 15   | 30  | μV/mA         |
| ΔV <sub>OUT</sub> / ΔmA              | Load regulation error            | I <sub>OUT</sub> = 1 mA to 350 mA                                                                                                             | USON<br>package            | 60   | 43   | 60  | μV/mA         |
| I <sub>SC</sub>                      | Output current (short circuit)   | $V_{OUT} = 0 \text{ V}, V_{EN} = V_{IN} = V_{BA} + 1.5 \text{ V}$                                                                             | $ATT = V_{OUT(NOM)}$       | 350  | 500  |     | mA            |
|                                      |                                  | I <sub>OUT</sub> = 350 mA, V <sub>IN</sub> = V <sub>OUT(NOM)</sub> + 0.3 V                                                                    | DSBGA<br>package           |      | 1.07 | 1.5 | V             |
| V <sub>DO_VBATT</sub>                | Output voltage dropout           | $I_{OUT} = 350 \text{ mA}$<br>$V_{IN} = V_{OUT(NOM)} + 0.3 \text{ V}$                                                                         | USON<br>package            |      | 1.08 | 1.5 | V             |
| (4)                                  | V <sub>BATT</sub> <sup>(5)</sup> | $I_{OUT} = 150 \text{ mA}$<br>$V_{IN} = V_{OUT(NOM)} + 0.3 \text{ V}$                                                                         | DSBGA<br>package           |      | 0.96 | 1.3 | V             |
|                                      |                                  | $I_{OUT} = 150 \text{ mA}$<br>$V_{IN} = V_{OUT(NOM)} + 0.3 \text{ V}$                                                                         | USON<br>package            |      | 0.97 | 1.3 | V             |
| V                                    | Output voltage dropout           | $I_{OUT} = 350 \text{ mA}$<br>$V_{BATT} = V_{OUT(NOM)} + 1.5 \text{ V}$<br>or 2.5 V                                                           | DSBGA<br>package           |      | 88   | 200 | mV            |
| V <sub>DO_VIN</sub>                  | V <sub>IN</sub>                  | $ \begin{array}{l} I_{OUT} = 350 \text{ mA} \\ V_{BATT} = V_{OUT(NOM)} + 1.5 \text{ V} \\ \text{or } 2.5 \text{ V} \end{array} $ USON package |                            |      | 128  | 250 | mV            |
| E <sub>N</sub>                       | Output noise                     | 10 Hz to 100 kHz                                                                                                                              |                            |      | 100  |     | $\mu V_{RMS}$ |

<sup>(2)</sup> Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special attention must be paid to thermal dissipation issues in board design.

<sup>(1)</sup> All voltages are with respect to the potential at the GND pin.

<sup>(2)</sup> Minimum and maximum limits are ensured by design, test, or statistical analysis. Typical numbers are not ensured, but do represent the most likely norm. Unless otherwise specified, conditions for typical specifications are: V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 1 V, V<sub>BATT</sub> = V<sub>OUT(NOM)</sub> + 1.5 V or 2.5 V, whichever is higher, T<sub>A</sub> = 25°C.

<sup>(3)</sup> V<sub>OUT(NOM)</sub> is the stated output voltage option

<sup>(4)</sup> This specification does not apply if the battery voltage V<sub>BATT</sub> needs to be decreased below the minimum operating limit of 2.5 V during this test.

<sup>(5)</sup> Dropout voltage is defined as the input to output voltage differential at which the output voltage falls to 100mV below the nominal output voltage.



# **Electrical Characteristics (continued)**

Unless otherwise noted, typical values are for  $T_A = 25^{\circ}C$ , and minimum and maximum limits apply over the full operating temperature range:  $-40^{\circ}C \le T_J \le +125^{\circ}C$ ; specifications apply to the *Typical Application Circuit* with  $V_{IN} = V_{OUT(NOM)} + 1 \text{ V}$ ,  $V_{BATT} = V_{OUT(NOM)} + 1.5 \text{ V}$  or 2.5 V (whichever is higher),  $I_{OUT} = 1 \text{ mA}$ ,  $C_{VIN} = 1 \text{ \muF}$ ,  $C_{OUT} = 2.2 \text{ \muF}$ ,  $V_{EN} = V_{BATT}$ .

| PARAMETER                 |                                 | TEST CONDITIONS                                  | MIN TYP | MAX | UNIT |
|---------------------------|---------------------------------|--------------------------------------------------|---------|-----|------|
|                           |                                 | Sine modulated $V_{BATT}$ , $f = 10 \text{ Hz}$  | 70      | )   |      |
| PSRR Power Supply R Ratio | Power Supply Rejection Ratio    | Sine modulated $V_{BATT}$ , $f = 100 \text{ Hz}$ | 65      | 1   | dB   |
|                           | radio                           | Sine modulated $V_{BATT}$ , $f = 1 \text{ kHz}$  | 45      | 1   |      |
|                           |                                 | Sine modulated $V_{IN}$ , $f = 10 \text{ Hz}$    | 80      | 1   |      |
|                           |                                 | Sine modulated $V_{IN}$ , $f = 100 \text{ Hz}$   | 90      | 1   |      |
| PSRR                      | Power Supply Rejection<br>Ratio | Sine modulated $V_{IN}$ , $f = 1 \text{ kHz}$    | 95      | 1   | dB   |
|                           | radio                           | Sine modulated $V_{IN}$ , $f = 10 \text{ kHz}$   | 85      | 1   |      |
|                           |                                 | Sine modulated $V_{IN}$ , $f = 100 \text{ kHz}$  | 64      |     |      |

#### 6.6 Electrical Characteristics: Quiescent Currents

Unless otherwise noted, typical values are for  $T_A = 25^{\circ}C$ , and minimum and maximum limits apply over the full operating temperature range:  $-40^{\circ}C \le T_J \le +125^{\circ}C$ . (1)(2)(3)

|                | PARAMETER                      | TEST CONDITIONS            | MIN | TYP | MAX | UNIT |
|----------------|--------------------------------|----------------------------|-----|-----|-----|------|
| $I_{Q\_VBATT}$ | Current into V <sub>BATT</sub> | $I_{LOAD} = 0$ mA to 350mA |     | 50  | 100 | μΑ   |
| $I_{Q_{-}VIN}$ | Current into V <sub>IN</sub>   | I <sub>LOAD</sub> = 0      |     | 11  | 28  | μΑ   |

<sup>(1)</sup> All voltages are with respect to the potential at the GND pin.

#### 6.7 Electrical Characteristics: Shutdown Currents

Unless otherwise noted, typical values are for  $T_A = 25$ °C, and minimum and maximum limits apply over the full operating temperature range: -40°C  $\leq T_J \leq +125$ °C. (1)(2)(3)

|                    | PARAMETER                      | TEST CONDITIONS       | MIN | TYP | MAX | UNIT |
|--------------------|--------------------------------|-----------------------|-----|-----|-----|------|
| $I_{Q\_VBATT}$     | Current into V <sub>BATT</sub> | $V_{EN} = 0 V$        |     | 0.1 | 1   | μΑ   |
| I <sub>Q_VIN</sub> | Current into V <sub>IN</sub>   | V <sub>EN</sub> = 0 V |     | 0.1 | 1   | μΑ   |

<sup>(1)</sup> All voltages are with respect to the potential at the GND pin.

# 6.8 Electrical Characteristics: Enable Control

Unless otherwise noted, typical values are for  $T_A = 25$ °C, and minimum and maximum limits apply over the full operating temperature range: -40°C  $\leq T_A \leq +125$ °C. (1)(2)(3)

|                 | PARAMETER                         | TEST CONDITIONS | MIN | TYP  | MAX | UNIT |
|-----------------|-----------------------------------|-----------------|-----|------|-----|------|
| I <sub>EN</sub> | Maximum input current at EN input |                 |     | 0.01 | 1   | μΑ   |
| $V_{IL}$        | Low input threshold (shutdown)    |                 |     |      | 0.4 | V    |
| $V_{IH}$        | High input threshold (enable)     |                 | 1   |      |     | V    |

<sup>1)</sup> All voltages are with respect to the potential at the GND pin.

(3) V<sub>OUT(NOM)</sub> is the stated output voltage option.

Submit Documentation Feedback

<sup>(2)</sup> Minimum and maximum limits are ensured by design, test, or statistical analysis. Typical numbers are not ensured, but do represent the most likely norm. Unless otherwise specified, conditions for typical specifications are: V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 1 V, V<sub>BATT</sub> = V<sub>OUT(NOM)</sub> + 1.5 V or 2.5 V, whichever is higher, T<sub>A</sub> = 25°C.

<sup>(3)</sup> V<sub>OUT(NOM)</sub> is the stated output voltage option

Minimum and maximum limits are ensured by design, test, or statistical analysis. Typical numbers are not ensured, but do represent the most likely norm. Unless otherwise specified, conditions for typical specifications are: V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 1 V, V<sub>BATT</sub> = V<sub>OUT(NOM)</sub> + 1.5 V or 2.5 V, whichever is higher, T<sub>A</sub> = 25°C.

<sup>(3)</sup> V<sub>OUT(NOM)</sub> is the stated output voltage option.

<sup>(2)</sup> Minimum and maximum limits are ensured by design, test, or statistical analysis. Typical numbers are not ensured, but do represent the most likely norm. Unless otherwise specified, conditions for typical specifications are: V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 1 V, V<sub>BATT</sub> = V<sub>OUT(NOM)</sub> + 1.5 V or 2.5 V, whichever is higher, T<sub>A</sub> = 25°C.



#### 6.9 Electrical Characteristics: Thermal Protection

Typical values are for  $T_{\Delta} = 25^{\circ}C.^{(1)(2)(3)}$ 

|                   | PARAMETER                    | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------|------------------------------|-----------------|-----|-----|-----|------|
| T <sub>SHDN</sub> | Thermal-shutdown temperature |                 |     | 165 |     | °C   |
| $\Delta T_{SHDN}$ | Thermal-shutdown hysteresis  |                 | _   | 20  |     | °C   |

- (1) All voltages are with respect to the potential at the GND pin.
- (2) Minimum and maximum limits are ensured by design, test, or statistical analysis. Typical numbers are not ensured, but do represent the most likely norm. Unless otherwise specified, conditions for typical specifications are: V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 1 V, V<sub>BATT</sub> = V<sub>OUT(NOM)</sub> + 1.5 V or 2.5 V, whichever is higher, T<sub>A</sub> = 25°C.
- (3) V<sub>OUT(NOM)</sub> is the stated output voltage option.

### 6.10 Electrical Characteristics: Transient Characteristics

Unless otherwise noted, typical values are for  $T_A = 25$ °C, and minimum and maximum limits apply over the full operating temperature range: -40°C  $\leq T_J \leq +125$ °C.  $^{(1)(2)(3)}$ 

| temperature range. To 0 = 1,1 = 1.120 0. |                                                   |                                                                                                        |                  |     |         |      |    |  |  |  |  |
|------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------|-----|---------|------|----|--|--|--|--|
|                                          | PARAMETER                                         | TEST CONDITION                                                                                         | MIN              | TYP | MAX     | UNIT |    |  |  |  |  |
| ΔV <sub>OUT</sub>                        | Dynamic line transient response V <sub>IN</sub>   | $V_{IN} = V_{OUT(NOM)} + 0.3 \text{ V to}$<br>$V_{OUT(NOM)} + 0.9 \text{ V; tr, tf} = 10 \text{ µ}$    |                  | ±1  |         | mV   |    |  |  |  |  |
| ΔV <sub>OUT</sub>                        | Dynamic line transient response V <sub>BATT</sub> | $V_{BATT} = V_{OUT(NOM)} + 1.5 \text{ V to} $<br>$V_{OUT(NOM)} + 2.1 \text{ V; tr, tf} = 10 \text{ µ}$ |                  | ±15 |         | mV   |    |  |  |  |  |
| A) /                                     | Dynamic load transient                            | Pulsed load 0300 mA,<br>di/dt = 300 mA/1 μs                                                            | DSBGA<br>package |     | ±15     |      | mV |  |  |  |  |
| ΔV <sub>OUT</sub>                        | response                                          | Pulsed load 0300mA, di/dt = 300 mA/1 µs USON package                                                   |                  |     | -35/+15 |      | mV |  |  |  |  |
| T <sub>STARTUP</sub>                     | Start-up time                                     | EN to 0.95 × V <sub>OUT</sub>                                                                          |                  |     | 70      | 150  | μs |  |  |  |  |

- (1) All voltages are with respect to the potential at the GND pin.
- (2) Minimum and maximum limits are ensured by design, test, or statistical analysis. Typical numbers are not ensured, but do represent the most likely norm. Unless otherwise specified, conditions for typical specifications are: V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 1 V, V<sub>BATT</sub> = V<sub>OUT(NOM)</sub> + 1.5 V or 2.5 V, whichever is higher, T<sub>A</sub> = 25°C.
- (3) V<sub>OUT(NOM)</sub> is the stated output voltage option.

### 6.11 Input and Output Capacitors (Recommended)

All values are for  $T_{\Delta} = 25^{\circ}C.^{(1)(2)(3)}$ 

| PARAMETER                           |                                      | TEST CONDITIONS                                                                                    | MIN  | TYP | MAX | UNIT |
|-------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------|------|-----|-----|------|
| C <sub>OUT</sub> Output capacitance | Capacitance <sup>(4)</sup>           | 1.5                                                                                                | 2.2  | 10  | μF  |      |
|                                     | Оприг сараспансе                     | ESR                                                                                                | 3    |     | 300 | mΩ   |
| C <sub>VIN</sub>                    | Input capacitance at V <sub>IN</sub> | Capacitance <sup>(4)</sup> , not needed in typical post-<br>regulation application (see Figure 18) | 0.47 | 1   |     | μF   |
| - VIINP                             |                                      | ESR                                                                                                | 3    |     | 300 | mΩ   |

- (1) All voltages are with respect to the potential at the GND pin.
- (2) Minimum and maximum limits are ensured by design, test, or statistical analysis. Typical numbers are not ensured, but do represent the most likely norm. Unless otherwise specified, conditions for typical specifications are: V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 1 V, V<sub>BATT</sub>= V<sub>OUT(NOM)</sub> + 1.5 V or 2.5 V, whichever is higher, T<sub>A</sub> = 25°C.
- (3) V<sub>OUT(NOM)</sub> is the stated output voltage option.
- (4) The capacitor tolerance should be 30% or better over temperature. The full operating conditions for the application should be considered when selecting a suitable capacitor to ensure that the minimum value of capacitance is always met. Recommended capacitor type is X7R. However, dependent on application, X5R, Y5V, and Z5U can also be used. The shown minimum limit represents real minimum capacitance, including all tolerances and must be maintained over temperature and DC bias voltage (See *Detailed Design Procedure* in *Application and Implementation*.)

Product Folder Links: LP5952

Submit Documentation Feet

# RUMENTS

# 6.12 Typical Characteristics

Unless otherwise specified,  $T_A = 25^{\circ}C$ ,  $C_{IN} = 1-\mu F$  ceramic,  $C_{OUT} = 2.2-\mu F$  ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{BATT} = V_{OUT(NOM)} + 1$  V,  $V_{COUT} = 2.2-\mu F$  ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{COUT} = 0.2-\mu F$  ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{COUT} = 0.2-\mu F$  ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{COUT} = 0.2-\mu F$  ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{COUT} = 0.2-\mu F$  ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{COUT} = 0.2-\mu F$  ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{COUT} = 0.2-\mu F$  ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{COUT} = 0.2-\mu F$  ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{COUT(NOM)} = 0.2-\mu F$  ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{COUT(NOM)} = 0.2-\mu F$  ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{COUT(NOM)} = 0.2-\mu F$  Ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{COUT(NOM)} = 0.2-\mu F$  Ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{COUT(NOM)} = 0.2-\mu F$  Ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{COUT(NOM)} = 0.2-\mu F$  Ceramic,  $V_{IN} = 0.2-\mu F$  C 1.5 V, EN pin is tied to V<sub>BATT</sub> (DSBGA package).





 $I_{LOAD} = 350 \text{ mA}$ 



1.5-V Option

Figure 2. Dropout V<sub>IN</sub> vs Temperature  $I_{LOAD} = 0$ 80 70 T<sub>A</sub> = 125℃ IQ\_VBATT (μA) 60 T<sub>A</sub> = 25℃ 40 T<sub>A</sub> = -40℃ 30 20 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 6.0 V<sub>BATT</sub> (V)

Figure 4. Quiescent Current IQ\_VBATT vs VBATT





Figure 5. Ground Current vs  $V_{BATT} / V_{IN}$ 



Figure 6. Ground Current vs Load Current



# **Typical Characteristics (continued)**

Unless otherwise specified,  $T_A = 25$ °C,  $C_{IN} = 1-\mu F$  ceramic,  $C_{OUT} = 2.2-\mu F$  ceramic,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{BATT} = V_{OUT(NOM)} + 1.5$  V, EN pin is tied to  $V_{BATT}$  (DSBGA package).







Figure 8. Power Supply Rejection Ratio  $V_{BATT}$ 

Copyright © 2006-2015, Texas Instruments Incorporated



# 7 Detailed Description

#### 7.1 Overview

The LP5952 is a dual-supply-rail linear regulator optimized for powering ultralow-voltage circuits from a single Lilon cell or 3 cell NiMH/NiCd batteries. In a typical application, BATT is connected to the battery, and IN can be supplied by the output of front stage DC-DC Converter. IN does not exceed BATT at any time.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Dual-Rail Supply

The LP5952 requires two different supply voltages:

- V<sub>IN</sub>, the power input voltage, is regulated to the fixed output voltage.
- V<sub>BATT</sub>, the bias input voltage, supplies internal circuitry.

It is important that  $V_{IN}$  does not exceed  $V_{BATT}$  at any time. If the device is used in the typical post-regulation application as shown in Figure 18, the sequencing of the two power supplies is not an issue because  $V_{BATT}$  supplies both the DC-DC regulator and the LP5952 device. The output voltage of the DC-DC regulator takes some time to rise up and supply the input voltage of the device. In this application  $V_{IN}$  always ramps up more slowly than  $V_{BATT}$ .

If  $V_{IN}$  is shorted to  $V_{BATT}$ , the voltages at the two supply pins ramp up simultaneously causing no problems.

However, in applications with two independent supplies connected to the LP5952, special care must be taken to ensure that  $V_{IN}$  is always  $\leq V_{BATT}$ .

### 7.3.2 No-Load Stability

The LP5952 remains stable and in regulation with no external load. This is an important consideration in some circuits, for example, CMOS RAM keep-alive applications.

# 7.3.3 Fast Turnon

Fast turnon is ensured by an optimized architecture allowing a fast ramp of the output voltage to reach the target voltage while the inrush current is controlled low at 120 mA typical (for a  $C_{OUT}$  of 2.2  $\mu$ F).



# **Feature Description (continued)**

#### 7.3.4 Short-Circuit Protection

The LP5952 is short-circuit protected and, in the event of a peak overcurrent condition, the output current through the NFET pass device is limited.

If the overcurrent condition exists for a longer time, the average power dissipation increases depending on the input-to-output voltage difference until the thermal shutdown circuitry turns the NFET off. Refer to *Power Dissipation and Device Operation* for power dissipation calculations.

#### 7.3.5 Thermal-Overload Protection

Thermal-overload protection limits the total power dissipation in the LP5952. When the junction temperature exceeds  $T_J = 165^{\circ}$ C typical, the shutdown logic is triggered, and the NFET is turned off, allowing the device to cool down. After the junction temperature dropped by 20°C (temperature hysteresis) typical, the NFET is activated again. This results in a pulsed output voltage during continuous thermal-overload conditions.

The thermal-overload protection is designed to protect the LP5952 in the event of a fault condition. For normal continuous operation, do not exceed the absolute maximum junction temperature rating of  $T_J = 150^{\circ}\text{C}$  (see *Absolute Maximum Ratings*).

#### 7.3.6 Reverse Current Path

The internal NFET pass device in LP5952 has an inherent parasitic body diode. During normal operation, the input voltage is higher than the output voltage, and the parasitic diode is reverse biased. However, if the output is pulled above the input in an application, the current flows from the output to the input as the parasitic diode gets forward biased. The output can be pulled above the input as long as the current in the parasitic diode is limited to 50 mA. For currents above this limit an external Schottky diode must be connected from  $V_{OUT}$  to  $V_{IN}$  (cathode on  $V_{IN}$ , anode on  $V_{OUT}$ ).

# 7.4 Device Functional Modes

# 7.4.1 Enable Operation

The LP5952 may be switched to an ON or OFF state by a logic input at the EN pin,  $V_{EN}$ . A logic high at this pin turns the device on. When the enable pin is low, the regulator output is off, and the device typically consumes 0.1  $\mu$ A.

If the application does not require the enable switching feature, the EN pin must be tied to  $V_{BATT}$  to keep the regulator output permanently on.

To ensure proper operation, the signal source used to drive the EN input must be able to swing above and below the specified turnon and turnoff voltage thresholds shown in  $V_{IL}$  and  $V_{IH}$  in *Electrical Characteristics: Enable Control*.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The LP5952 is designed to meet ultralow input-voltage application, by implementing  $V_{BATT}$  as power supply of this device. The VBATT is connected to the battery (range 2.5 V to 5.5 V), the  $V_{IN}$  range can be 0.7 V to 4.5 V. The device offers superior dropout and transient features combined with very low-quiescent currents. The LP5952 delivers this performance in standard packages DSBGA and USON with an operating junction temperature  $(T_{IJ})$  of  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ .

# 8.2 Typical Application

### 8.2.1 Dual-Rail Linear Regulator



Figure 9. LP5952 Typical Application Circuit

### 8.2.1.1 Design Requirements

For typical dual-rail linear regulator parameters, see Table 1.

**Table 1. Design Parameters** 

| DESIGN PARAMETER                 | EXAMPLE VALUE  |
|----------------------------------|----------------|
| Input voltage range              | 0.7 V to 4.5 V |
| V <sub>BATT</sub> voltage range  | 2.7 V to 5.5 V |
| Output voltage                   | 1.5 V          |
| Output current                   | 350 mA         |
| Output capacitor range           | 2.2 μF         |
| Input/output capacitor ESR range | 3 mΩ to 300 mΩ |

#### 8.2.1.2 Detailed Design Procedure

### 8.2.1.2.1 External Capacitors

As is common with most regulators, the LP5952 requires external capacitors to ensure stable operation. The LP5952 is specifically designed for portable applications requiring minimum board space and the smallest size components. These capacitors must be correctly selected for good performance.

#### 8.2.1.2.2 Input Capacitor

If the LP5952 is used as a stand-alone device, an input capacitor at  $V_{IN}$  is required for stability. It is recommended that a 1- $\mu$ F capacitor be connected between the LP5952 power voltage IN pin and ground. (This capacitance value may be increased without limit).



This capacitor must be located a distance of not more than 1 cm from the IN pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

A capacitor at V<sub>BATT</sub> is not required if the distance to the supply does not exceed 5 cm.

If the device is used in the typical application as post regulator after a DC-DC regulator, no input capacitors are required — the capacitors of the DC-DC regulator ( $C_{IN}$  and  $C_{OUT}$ ) are sufficient if both components are mounted close to each other and a proper GND plane is used. If the distance between the output capacitor of the DC-DC regulator and the IN pin of the LP5952 is larger than 5 cm, adding an input capacitor at  $V_{IN}$  is recommended.

#### **NOTE**

**Important:** Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low-impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be ensured by the manufacturer to have a surge current rating sufficient for the application.

The equivalent series resistance (ESR) of the input capacitor should be in the range of 3 m $\Omega$  to 300 m $\Omega$ . The tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance remains  $\geq$  470 nF over the entire operating temperature range.

#### 8.2.1.2.3 Output Capacitor

The LP5952 is designed specifically to work with very small ceramic output capacitors. A ceramic capacitor (dielectric types X7R, Z5U, or Y5V) in the 2.2- $\mu$ F range (up to 10  $\mu$ F) and with an ESR between 3 m $\Omega$  to 300 m $\Omega$  is suitable as  $C_{OUT}$  in the LP5952 application circuit.

This capacitor must be located a distance of not more than 1 cm from the OUT pin and returned to a clean analog ground.

It is also possible to use tantalum or film capacitors at the device output, V<sub>OUT</sub>, but these are not as attractive for reasons of size and cost (see *Capacitor Characteristics*).

#### 8.2.1.2.4 Capacitor Characteristics

The LP5952 is designed to work with ceramic capacitors on the output to take advantage of the benefits they offer. For capacitance values in the 1- $\mu$ F to 4.7- $\mu$ F range, ceramic capacitors are the smallest, least expensive and have the lowest ESR values, thus making them best for eliminating high-frequency noise. The ESR of a typical 1- $\mu$ F ceramic capacitor is in the range of 3 m $\Omega$  to 40 m $\Omega$ , which easily meets the ESR requirement for stability for the LP5952.

For both input and output capacitors, careful interpretation of the capacitor specification is required to ensure correct device operation. The capacitor value can change greatly, depending on the operating conditions and capacitor type.

In particular, the output capacitor selection must take account of all the capacitor parameters, to ensure that the specification is met within the application. The capacitance can vary with DC bias conditions as well as temperature and frequency of operation. Capacitor values show some decrease over time due to aging. The capacitor parameters are also dependant on the particular case size, with smaller sizes giving poorer performance figures in general. Figure 10 shows a typical graph comparing different capacitor case sizes in a capacitance vs. DC Bias plot. As shown Figure 10, increasing the DC-bias condition can result in the capacitance value falling below the minimum value given in *Input and Output Capacitors (Recommended)* (0.47  $\mu$ F or 1.5  $\mu$ F in this case). The graph shows the capacitance out of specification for the 0402 case size capacitor at higher bias voltages. It is therefore recommended that the capacitor-manufacturer specifications for the nominal value capacitor are consulted for all conditions, as some capacitor sizes (such as 0402) may not be suitable in the actual application.



Figure 10. Typical Variation In Capacitance vs DC Bias

Capacitance of the ceramic capacitor can vary with temperature. The capacitor type X7R, which operates over a temperature range of  $-55^{\circ}$ C to  $+125^{\circ}$ C, only varies the capacitance to within  $\pm 15^{\circ}$ M. The capacitor type X5R has a similar tolerance over a reduced temperature range of  $-55^{\circ}$ C to  $+85^{\circ}$ C. Many large value ceramic capacitors, larger than 1  $\mu$ F, are manufactured with Z5U or Y5V temperature characteristics. Their capacitance can drop by more than 50% as the temperature varies from 25°C to 85°C. Therefore, X7R is recommended over Z5U and Y5V in applications where the ambient temperature changes significantly above or below 25°C.

Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1-µF to 4.7-µF range.

Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. The ESR of a typical tantalum increases about 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed.

#### 8.2.1.2.5 Power Dissipation and Device Operation

The permissible power dissipation for any package is a measure of the capability of the device to pass heat from the power source, the junctions of the device, to the ultimate heat sink, the ambient environment. Thus the power dissipation is dependent on the ambient temperature and the thermal resistance across the various interfaces between the die and ambient air.

As stated in the *Recommended Operating Conditions*, the allowable power dissipation for the device in a given package can be calculated using Equation 1:

$$P_{D} = \left(T_{J(MAX)} - T_{A}\right) / R_{\theta JA} \tag{1}$$

With an  $R_{R\theta JA} = 181^{\circ}$ C/W, the device in the 5-pin DSBGA package returns a value of 552 mW with a maximum junction temperature of 125°C at  $T_A$  of 25°C or 221 mW at  $T_A$  of 85°C.

The actual power dissipation across the device can be estimated by Equation 2:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT} \tag{2}$$



This establishes the relationship between the power dissipation allowed due to thermal consideration, the voltage drop across the device, and the continuous current capability of the device. Equation 1 and Equation 2 must be used to determine the optimum operating conditions for the device in any application. As an example, to keep full load current capability of 350 mA for a 1.5-V output voltage option at a high ambient temperature of 85°C,  $V_{IN}$  has to be kept  $\leq$  2.1 V (for DSBGA package):

$$V_{IN} \le P_D / I_{OUT} + V_{OUT} = 221 \text{ mW} / 350 \text{ mA} + 1.5 \text{ V} = 2.1 \text{ V}$$
 (3)

Figure 11 shows the output current derating due to these considerations:



 $R_{\theta JA(DSBGA)} = 181^{\circ}C/W \qquad \qquad R_{\theta JA(USON)} = 181.6^{\circ}C/W$ 

Figure 11. Maximum Load Current vs V<sub>IN</sub> – V<sub>OUT</sub>

The typical contribution of the bias input voltage supply  $V_{BATT}$  to the power dissipation can be neglected (Equation 4):

$$P_{D VBATT} = V_{BATT} \times I_{QVBATT} = 5.5 \text{ V} \times 50 \text{ } \mu\text{A} = 0.275 \text{ mW typical}$$
 (4)

Copyright © 2006–2015, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

# 8.2.1.3 Application Curves



Submit Documentation Feedback

Copyright © 2006–2015, Texas Instruments Incorporated



### 8.2.2 Additional Application Circuit



Figure 18. Typical Application Circuit With DC-DC Converter as Pre-Regulator for VIN

# 9 Power Supply Recommendations

This device is designed to operate from an input supply voltage range of 0.7 V to 4.5 V. The input supply should be well regulated and free of spurious noise. A minimum capacitor value of 1- $\mu$ F is required to be within 1 cm of the IN pin. The V<sub>BATT</sub> range is 2.5 V to 5.5 V and, in the typical application, V<sub>BATT</sub> is connected to batteries. In any application, V<sub>IN</sub> does not exceed V<sub>BATT</sub>.



# 10 Layout

# 10.1 Layout Guidelines

For best overall performance, place all circuit components on the same side of the circuit board and as near to the respective LDO pin connections as practical. Place ground return connections as close as possible to the input and output capacitor and to the LDO ground pin, connected by a wide, copper surface. The use of vias and long traces to create LDO circuit connection is strongly discouraged and negatively affect system performance.

# 10.2 Layout Examples



Figure 19. LP5952 DSBGA Layout Example



Figure 20. LP5952 WSON Layout Example



# 11 Device and Documentation Support

### 11.1 Device Support

For availability of evaluation boards, refer to the product folder of LP5952 at www.ti.com.

### 11.2 Documentation Support

# 11.2.1 Related Documentation

For information regarding evaluation boards, please refer to AN-1531 LP5952 Evaluation Board (SNVA188).

# 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device   | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| LP5952LC-1.2/NOPB  | ACTIVE     | USON         | NKH                | 6    | 1000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | L28                     | Samples |
| LP5952LC-1.3/NOPB  | ACTIVE     | USON         | NKH                | 6    | 1000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | L43                     | Samples |
| LP5952LC-1.5/NOPB  | ACTIVE     | USON         | NKH                | 6    | 1000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | L25                     | Samples |
| LP5952LC-1.8/NOPB  | ACTIVE     | USON         | NKH                | 6    | 1000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | L29                     | Samples |
| LP5952TL-1.0/NOPB  | ACTIVE     | DSBGA        | YZR                | 5    | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | L                       | Samples |
| LP5952TL-1.2/NOPB  | ACTIVE     | DSBGA        | YZR                | 5    | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | 7                       | Samples |
| LP5952TL-1.3/NOPB  | ACTIVE     | DSBGA        | YZR                | 5    | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | U                       | Samples |
| LP5952TL-1.5/NOPB  | ACTIVE     | DSBGA        | YZR                | 5    | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | Т                       | Samples |
| LP5952TL-1.6/NOPB  | ACTIVE     | DSBGA        | YZR                | 5    | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | В                       | Samples |
| LP5952TL-1.8/NOPB  | ACTIVE     | DSBGA        | YZR                | 5    | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | 8                       | Samples |
| LP5952TLX-1.0/NOPB | ACTIVE     | DSBGA        | YZR                | 5    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | L                       | Samples |
| LP5952TLX-1.2/NOPB | ACTIVE     | DSBGA        | YZR                | 5    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | 7                       | Samples |
| LP5952TLX-1.5/NOPB | ACTIVE     | DSBGA        | YZR                | 5    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | Т                       | Samples |
| LP5952TLX-1.8/NOPB | ACTIVE     | DSBGA        | YZR                | 5    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | 8                       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE**: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 9-Aug-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP5952LC-1.2/NOPB  | USON            | NKH                | 6 | 1000 | 178.0                    | 12.4                     | 2.2        | 2.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP5952LC-1.3/NOPB  | USON            | NKH                | 6 | 1000 | 178.0                    | 12.4                     | 2.2        | 2.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP5952LC-1.5/NOPB  | USON            | NKH                | 6 | 1000 | 178.0                    | 12.4                     | 2.2        | 2.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP5952LC-1.8/NOPB  | USON            | NKH                | 6 | 1000 | 178.0                    | 12.4                     | 2.2        | 2.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP5952TL-1.0/NOPB  | DSBGA           | YZR                | 5 | 250  | 178.0                    | 8.4                      | 1.04       | 1.4        | 0.76       | 4.0        | 8.0       | Q1               |
| LP5952TL-1.2/NOPB  | DSBGA           | YZR                | 5 | 250  | 178.0                    | 8.4                      | 1.04       | 1.4        | 0.76       | 4.0        | 8.0       | Q1               |
| LP5952TL-1.3/NOPB  | DSBGA           | YZR                | 5 | 250  | 178.0                    | 8.4                      | 1.04       | 1.4        | 0.76       | 4.0        | 8.0       | Q1               |
| LP5952TL-1.5/NOPB  | DSBGA           | YZR                | 5 | 250  | 178.0                    | 8.4                      | 1.04       | 1.4        | 0.76       | 4.0        | 8.0       | Q1               |
| LP5952TL-1.6/NOPB  | DSBGA           | YZR                | 5 | 250  | 178.0                    | 8.4                      | 1.04       | 1.4        | 0.76       | 4.0        | 8.0       | Q1               |
| LP5952TL-1.8/NOPB  | DSBGA           | YZR                | 5 | 250  | 178.0                    | 8.4                      | 1.04       | 1.4        | 0.76       | 4.0        | 8.0       | Q1               |
| LP5952TLX-1.0/NOPB | DSBGA           | YZR                | 5 | 3000 | 178.0                    | 8.4                      | 1.04       | 1.4        | 0.76       | 4.0        | 8.0       | Q1               |
| LP5952TLX-1.2/NOPB | DSBGA           | YZR                | 5 | 3000 | 178.0                    | 8.4                      | 1.04       | 1.4        | 0.76       | 4.0        | 8.0       | Q1               |
| LP5952TLX-1.5/NOPB | DSBGA           | YZR                | 5 | 3000 | 178.0                    | 8.4                      | 1.04       | 1.4        | 0.76       | 4.0        | 8.0       | Q1               |
| LP5952TLX-1.8/NOPB | DSBGA           | YZR                | 5 | 3000 | 178.0                    | 8.4                      | 1.04       | 1.4        | 0.76       | 4.0        | 8.0       | Q1               |



www.ti.com 9-Aug-2022



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP5952LC-1.2/NOPB  | USON         | NKH             | 6    | 1000 | 208.0       | 191.0      | 35.0        |
| LP5952LC-1.3/NOPB  | USON         | NKH             | 6    | 1000 | 208.0       | 191.0      | 35.0        |
| LP5952LC-1.5/NOPB  | USON         | NKH             | 6    | 1000 | 208.0       | 191.0      | 35.0        |
| LP5952LC-1.8/NOPB  | USON         | NKH             | 6    | 1000 | 208.0       | 191.0      | 35.0        |
| LP5952TL-1.0/NOPB  | DSBGA        | YZR             | 5    | 250  | 208.0       | 191.0      | 35.0        |
| LP5952TL-1.2/NOPB  | DSBGA        | YZR             | 5    | 250  | 208.0       | 191.0      | 35.0        |
| LP5952TL-1.3/NOPB  | DSBGA        | YZR             | 5    | 250  | 208.0       | 191.0      | 35.0        |
| LP5952TL-1.5/NOPB  | DSBGA        | YZR             | 5    | 250  | 208.0       | 191.0      | 35.0        |
| LP5952TL-1.6/NOPB  | DSBGA        | YZR             | 5    | 250  | 208.0       | 191.0      | 35.0        |
| LP5952TL-1.8/NOPB  | DSBGA        | YZR             | 5    | 250  | 208.0       | 191.0      | 35.0        |
| LP5952TLX-1.0/NOPB | DSBGA        | YZR             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP5952TLX-1.2/NOPB | DSBGA        | YZR             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP5952TLX-1.5/NOPB | DSBGA        | YZR             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP5952TLX-1.8/NOPB | DSBGA        | YZR             | 5    | 3000 | 208.0       | 191.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. B. This drawing is subject to change without notice.





# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated