SCBS037D - AUGUST 1989 - REVISED MAY 2004

- State-of-the-Art BiCMOS Design Significantly Reduces I<sub>CCZ</sub>
- Bus Transceivers/Registers
- Independent Registers and Enables for A and B Buses

SN54BCT646 . . . JT OR W PACKAGE SN74BCT646 . . . DW OR NT PACKAGE (TOP VIEW)



- Multiplexed Real-Time and Stored Data
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)





NC - No internal connection

### description/ordering information

These devices consist of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the 'BCT646 devices.

Output-enable  $(\overline{OE})$  and direction-control (DIR) inputs are provided to control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both.

The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The direction control (DIR) determines which bus will receive data when  $\overline{OE}$  is low. In the isolation mode ( $\overline{OE}$  high), A data can be stored in one register and/or B data can be stored in the other register.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKA     | GE†           | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|-----------|---------------|--------------------------|---------------------|
|                | PDIP – NT | Tube          | SN74BCT646NT             | SN74BCT646NT        |
| 0°C to 70°C    | 0010 014  | Tube          | SN74BCT646DW             | DOTO 40             |
|                | SOIC - DW | Tape and reel | SN74BCT646DWR            | BCT646              |
|                | CDIP – JT | Tube          | SNJ54BCT646JT            | SNJ54BCT646JT       |
| –55°C to 125°C | CFP – W   | Tube          | SNJ54BCT646W             | SNJ54BCT646W        |
|                | LCCC - FK | Tube          | SNJ54BCT646FK            | SNJ54BCT646FK       |

<sup>&</sup>lt;sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SCBS037D - AUGUST 1989 - REVISED MAY 2004

### description/ordering information(continued)

When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time.

To ensure the high-impedance state during power up or power down,  $\overline{\text{OE}}$  should be tied to  $V_{\text{CC}}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.



SCBS037D - AUGUST 1989 - REVISED MAY 2004



**Figure 1. Bus-Management Functions** 



SCBS037D - AUGUST 1989 - REVISED MAY 2004

#### **FUNCTION TABLE**

|    |     | INP    | UTS        |     |     | DAT                      | A I/O                    | ODEDATION OF FUNCTION               |
|----|-----|--------|------------|-----|-----|--------------------------|--------------------------|-------------------------------------|
| ŌĒ | DIR | CLKAB  | CLKBA      | SAB | SBA | A1 THRU A8               | B1 THRU B8               | OPERATION OR FUNCTION               |
| Х  | Х   | 1      | Х          | Х   | Х   | Input                    | Unspecified <sup>†</sup> | Store A, B unspecified <sup>†</sup> |
| Х  | Χ   | Χ      | $\uparrow$ | X   | Χ   | Unspecified <sup>†</sup> | Input                    | Store B, A unspecified <sup>†</sup> |
| Н  | Х   | 1      | <b>↑</b>   | Х   | Х   | Input                    | Input                    | Store A and B data                  |
| Н  | Χ   | H or L | H or L     | X   | Х   | Input disabled           | Input disabled           | Isolation, hold storage             |
| L  | L   | Х      | Х          | Х   | L   | Output                   | Input                    | Real-time B data to A bus           |
| L  | L   | Χ      | H or L     | Χ   | Н   | Output                   | Input                    | Stored B data to A bus              |
| L  | Н   | Х      | Х          | L   | Х   | Input Output             |                          | Real-time A data to B bus           |
| L  | Н   | H or L | Χ          | Н   | Χ   | Input                    | Output                   | Stored A data to B bus              |

<sup>†</sup> The data output functions can be enabled or disabled by various signals at the  $\overline{\text{OE}}$  and DIR inputs. Data input functions always are enabled, i.e., data at the bus pins is stored on every low-to-high transition of the clock inputs.

# logic diagram (positive logic)



**To Seven Other Channels** 

Pin numbers shown are for the DW, JT, NT, and W packages.



SCBS037D - AUGUST 1989 - REVISED MAY 2004

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                  | –0.5 V to 7 V             |
|----------------------------------------------------------------------------------------|---------------------------|
| Input voltage range: Control inputs (see Note 1)                                       | –0.5 V to 7 V             |
| I/O ports (see Note 1)                                                                 | –0.5 V to 5.5 V           |
| Voltage range applied to any output in the disabled or power-off state, V <sub>O</sub> | –0.5 V to 7 V             |
| Voltage range applied to any output in the high state, V <sub>O</sub>                  | –0.5 V to V <sub>CC</sub> |
| Current into any output in the low state: SN54BCT646                                   | 96 mA                     |
| SN74BCT646                                                                             | 128 mA                    |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): DW package                    | 46°C/W                    |
| (see Note 3): NT package                                                               | 67°C/W                    |
| Storage temperature range, T <sub>stg</sub>                                            | –65°C to 150°C            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

- 2. The package thermal impedance is calculated in accordance with JESD 51-7.
- 3. The package thermal impedance is calculated in accordance with JESD 51-3.

#### recommended operating conditions (see Note 4)

|                 |                                | SN  | 54BCT6 | 46  | SN  | SN74BCT646 |     |      |
|-----------------|--------------------------------|-----|--------|-----|-----|------------|-----|------|
|                 |                                | MIN | NOM    | MAX | MIN | NOM        | MAX | UNIT |
| V <sub>CC</sub> | Supply voltage                 | 4.5 | 5      | 5.5 | 4.5 | 5          | 5.5 | V    |
| $V_{IH}$        | High-level input voltage       | 2   |        |     | 2   |            |     | V    |
| $V_{IL}$        | Low-level input voltage        |     |        | 8.0 |     |            | 8.0 | V    |
| I <sub>IK</sub> | Input clamp current            |     |        | -18 |     |            | -18 | mA   |
| I <sub>OH</sub> | High-level output current      |     |        | -12 |     |            | -15 | mA   |
| I <sub>OL</sub> | Low-level output current       |     |        | 48  |     |            | 64  | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -55 |        | 125 | 0   |            | 70  | °C   |

NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

SCBS037D - AUGUST 1989 - REVISED MAY 2004

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                   |                |                           | T COMPLETIONS                   | SN   | 54BCT6 | 46                          | SN   |      |      |      |
|-------------------|----------------|---------------------------|---------------------------------|------|--------|-----------------------------|------|------|------|------|
| PA                | RAMETER        | I ES                      | ST CONDITIONS                   | MIN  | TYP†   | MAX                         | MIN  | TYP† | MAX  | UNIT |
| $V_{IK}$          |                | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA         |      |        | -1.2                        |      |      | -1.2 | V    |
|                   |                |                           | $I_{OH} = -3 \text{ mA}$        | 2.4  | 3.3    |                             | 2.4  | 3.3  |      |      |
| $V_{OH}$          |                | V <sub>CC</sub> = 4.5 V   | $I_{OH} = -12 \text{ mA}$       | 2    | 3.2    |                             |      |      |      | V    |
|                   |                |                           | $I_{OH} = -15 \text{ mA}$       |      |        |                             | 2    | 3.1  |      |      |
| .,                |                | V 45V                     | $I_{OL} = 48 \text{ mA}$        |      | 0.38   | 0.55                        |      |      |      | ٧    |
| $V_{OL}$          |                | $V_{CC} = 4.5 \text{ V}$  | $I_{OL} = 64 \text{ mA}$        |      |        |                             |      | 0.42 | 0.55 | V    |
|                   | A or B port    | v 55V                     |                                 |      |        | 1                           |      |      | 1    |      |
| II                | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{I} = 5.5 \text{ V}$         |      |        | 1                           |      |      | 1    | mA   |
| . +               | A or B port    | v 55V                     | V 07V                           |      |        | 70                          |      |      | 70   |      |
| I <sub>IH</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_1 = 2.7 \text{ V}$           |      |        | 1 1 1 70 70 20 20 -0.7 -0.7 | μΑ   |      |      |      |
| . +               | A or B port    | v 55V                     | V 05V                           |      |        | -0.7                        |      |      | -0.7 |      |
| ! <sub>IL</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{I} = 0.5 \text{ V}$         |      |        | -0.7                        |      |      | -0.7 | mA   |
| l <sub>OS</sub> § |                | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 0              | -100 |        | -225                        | -100 |      | -225 | mA   |
| I <sub>CCL</sub>  | A or B port    | $V_{CC} = 5.5 \text{ V},$ | $V_I = GND$                     |      | 42     | 67                          |      | 42   | 67   | mA   |
| I <sub>CCH</sub>  | A or B port    | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 4.5 V          |      | 5.6    | 9                           |      | 5.6  | 9    | mA   |
| I <sub>CCZ</sub>  | A or B port    | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = GND            |      | 10     | 16                          |      | 10   | 16   | mA   |
| C <sub>i</sub>    | Control inputs | $V_{CC} = 5 V$ ,          | V <sub>I</sub> = 2.5 V or 0.5 V |      | 6      |                             |      | 6    |      | pF   |
| C <sub>io</sub>   | A or B port    | $V_{CC} = 5 V$ ,          | V <sub>O</sub> = 2.5 V or 0.5 V |      | 12     |                             |      | 14   |      | pF   |

 $<sup>^{\</sup>dagger}$  All typical values are at  $V_{CC}$  = 5 V,  $T_{A}$  = 25°C.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    |                                            | V <sub>CC</sub> = | = 5 V,<br>25°C | SN54B | CT646 | SN7B0 | CT646 | UNIT |
|--------------------|--------------------------------------------|-------------------|----------------|-------|-------|-------|-------|------|
|                    |                                            | MIN               | MAX            | MIN   | MAX   | MIN   | MAX   |      |
| f <sub>clock</sub> | Clock frequency                            |                   | 83             |       | 83    |       | 83    | MHz  |
| t <sub>w</sub>     | Pulse duration, CLK high or low            | 6                 |                | 6     |       | 6     |       | ns   |
| t <sub>su</sub>    | Setup time, A or B before CLKAB↑ or CLKBA↑ | 6                 |                | 7     |       | 6     |       | ns   |
| t <sub>h</sub>     | Hold time, A or B after CLKAB↑ or CLKBA↑   | 0.5               |                | 0.5   |       | 0.5   |       | ns   |

<sup>‡</sup> For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current.

<sup>§</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

SCBS037D - AUGUST 1989 - REVISED MAY 2004

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 50 pF (unless otherwise noted) (see Figure 2)

| PARAMETER        | PARAMETER FROM TO (INPUT) (OUTPUT) |          |     | <sub>CC</sub> = 5 V<br><sub>A</sub> = 25°C |      | SN54B | CT646 | SN74B | UNIT |     |
|------------------|------------------------------------|----------|-----|--------------------------------------------|------|-------|-------|-------|------|-----|
|                  | (INPUT)                            | (OUTPUT) | MIN | TYP                                        | MAX  | MIN   | MAX   | MIN   | MAX  |     |
| f <sub>max</sub> |                                    |          | 83  |                                            |      | 83    |       | 83    |      | MHz |
| t <sub>PLH</sub> | OLIODA «« OLIOD                    | A av D   | 3.6 | 7                                          | 9.4  | 3.6   | 12.4  | 3.6   | 11.2 |     |
| t <sub>PHL</sub> | CLKBA or CLKAB                     | A or B   | 3.9 | 7                                          | 9.2  | 3.9   | 11.5  | 3.9   | 10.6 | ns  |
| t <sub>PLH</sub> | A == D                             | D av A   | 3.1 | 6                                          | 8.1  | 3.1   | 11.1  | 3.1   | 9.5  |     |
| t <sub>PHL</sub> | A or B                             | B or A   | 3.7 | 6.8                                        | 8.9  | 3.7   | 12.1  | 3.7   | 10.5 | ns  |
| t <sub>PLH</sub> | SAB or SBA <sup>†</sup>            | A == D   | 4.5 | 8.8                                        | 11.2 | 4.5   | 15.2  | 4.5   | 13.8 |     |
| t <sub>PHL</sub> | (with A or B high)                 | A or B   | 3.3 | 6                                          | 8.1  | 3.3   | 9.8   | 3.3   | 9.1  | ns  |
| t <sub>PLH</sub> | SAB or SBA <sup>†</sup>            | A av D   | 3.9 | 7.7                                        | 10.2 | 3.9   | 13.3  | 3.9   | 12   |     |
| t <sub>PHL</sub> | (with A or B low)                  | A or B   | 4.7 | 8.3                                        | 10.8 | 4.7   | 13.7  | 4.7   | 12.9 | ns  |
| t <sub>PZH</sub> | ŌĒ                                 | A or B   | 4   | 7.9                                        | 10.7 | 4     | 14    | 4     | 13.2 |     |
| t <sub>PZL</sub> | OE                                 | AOID     | 4.6 | 8.8                                        | 11.8 | 4.6   | 15.4  | 4.6   | 14.4 | ns  |
| t <sub>PHZ</sub> | ŌĒ                                 | A or B   | 4   | 7.2                                        | 9.4  | 4     | 12    | 4     | 10.9 |     |
| t <sub>PLZ</sub> | OE                                 | AOID     | 3.4 | 7                                          | 9.3  | 3.4   | 11.6  | 3.4   | 10.5 | ns  |
| t <sub>PZH</sub> | DID                                | A or D   | 2.8 | 7.8                                        | 10.7 | 2.8   | 14    | 2.8   | 13.1 |     |
| t <sub>PZL</sub> | DIR                                | A or B   | 3.8 | 8.9                                        | 11.9 | 3.8   | 15.6  | 3.8   | 14.6 | ns  |
| t <sub>PHZ</sub> | DIR                                | A or B   | 3.8 | 8.4                                        | 10.7 | 3.8   | 13.2  | 3.8   | 12.6 | ns  |
| t <sub>PLZ</sub> | DIΠ                                | A or B   | 3.2 | 7.3                                        | 9.9  | 3.2   | 12.6  | 3.2   | 11.8 | 115 |

<sup>†</sup> These parameters are measured with the internal output state of the storage register opposite that of the bus input.

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>1</sub> includes probe and jig capacitance.

**VOLTAGE WAVEFORMS** 

PROPAGATION DELAY TIMES (see Note D)

B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $t_r = t_f \leq$  2.5 ns, duty cycle = 50%.

**VOLTAGE WAVEFORMS** 

**ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS** 

- C. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- D. The outputs are measured one at a time, with one transition per measurement.
- $\hbox{E. \ \ When measuring propagation delay times of 3-state outputs, switch $\rm S1\ is\ open.}$
- F. All parameters and waveforms are not applicable to all devices.

Figure 2. Load Circuit and Voltage Waveforms





www.ti.com 14-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)                  | Samples |
|------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|------------------------------------------|---------|
| 5962-9155501M3A  | ACTIVE | LCCC         | FK                 | 28   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-<br>9155501M3A<br>SNJ54BCT<br>646FK | Samples |
| 5962-9155501MLA  | ACTIVE | CDIP         | JT                 | 24   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-9155501ML<br>A<br>SNJ54BCT646JT     | Samples |
| SN74BCT646DW     | ACTIVE | SOIC         | DW                 | 24   | 25             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | BCT646                                   | Samples |
| SNJ54BCT646FK    | ACTIVE | LCCC         | FK                 | 28   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-<br>9155501M3A<br>SNJ54BCT<br>646FK | Samples |
| SNJ54BCT646JT    | ACTIVE | CDIP         | JT                 | 24   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-9155501ML<br>A<br>SNJ54BCT646JT     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Oct-2022

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54BCT646, SN74BCT646:

Catalog: SN74BCT646

Military: SN54BCT646

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

#### **TUBE**



#### \*All dimensions are nominal

|   | Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| ١ | SN74BCT646DW | DW           | SOIC         | 24   | 25  | 506.98 | 12.7   | 4826   | 6.6    |

#### JT (R-GDIP-T\*\*)

#### 24 LEADS SHOWN

#### **CERAMIC DUAL-IN-LINE**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification.
- E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB

# FK (S-CQCC-N\*\*)

# LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated