



# 具有均衡器 (EQ),动态范围控制 (DRC),2.1 支持,和头戴式耳机/线路驱动器的数字音频功率放大器

查询样品: TAS5721

### 特性

- 音频输入/输出
  - PVDD=24V 时, 到 8Ω 的输入功率为 10W x 2
  - PVDD=24V 时,到 8Ω 的输入功率为 8W x 2 + 12W x 1
  - 支持 2.0, 单器件 2.1, 和单声道模式
  - 支持 8kHz 至 48kHz 采样率 (LJ/RJ/l<sup>2</sup>S)
  - 集成的 DirectPath™ 头戴式耳机放大器和 2V<sub>RMS</sub>线路驱动器
- 音频/脉宽调制 (PWM) 处理
  - 独立通道音量控制(从 24dB 至静音,步长 0.5dB)
  - 针对卫星和子通道的独立动态范围控制
  - 针对扬声器 EQ 的 21 个可编程双二次滤波器
  - 可编程双波段动态范围控制
  - 支持 3D 效果
- 一般特性
  - I<sup>2</sup>C™ 无主时钟 (MCLK) 的串行控制接口运行
  - 可配置的 I<sup>2</sup>C 地址(0x34 或 0x36)

- 自动采样率检测
- 过热和短路保护
- 宽 PVDD 电源范围(4.5V 至 24V)

## 应用范围

• LED/LCD TV, Soundbar 音箱, 扩展坞, PC 扬 声器

输出功率与 PVDD 间的关系(2.0 模式下)



M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

DirectPath, FilterPro are trademarks of Texas Instruments. I<sup>2</sup>C is a trademark of Philips Semiconductor Corp.







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 说明

TAS5721是一款高效、数字输入音频放大器,此放大器用于驱动被配置为一个桥接负载 (BTL) 的 2.0 扬声器系统、具有两个卫星扬声器和一个低音炮的 2.1 系统、或者在 PBTL 系统中驱动一个被配置为平行桥接负载 (PBTL) 的单扬声器。一个串行数据输入可处理最多两个独立的音频通道并能与大多数数字音频处理器和 MPEG 解码器无缝整合。此器件可接受宽范围的输入数据格式和采样率。一个完全可编程数据路径将这些通道路由至内部扬声器驱动器。

TAS5721是一个用于从外部源接收所有时钟的从属器件。 根据输出采样率的不同,TAS5721运行时带有 384kHz 开关速率至 288KHz 开关速率间的 PWM 载波。 与一个四阶噪声整形器结合的过采样可提供一个真实白噪音基准以及从 20Hz 至 20kHz 的出色动态范围。

一个集成的中心接地 DirectPath<sup>TM</sup> 组合头戴式耳机放大器和 2V<sub>RMS</sub>线路驱动器被集成在TAS5721中。



图 1. DAP 过程结构

# **NSTRUMENTS**

#### PIN ASSIGNMENT AND DESCRIPTIONS

# TAS5721 **DCA Package** (Top View)



#### Pin Out

|           | 1 III Out        |                     |             |                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|-----------|------------------|---------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PI        | N                | TYPE <sup>(1)</sup> | TERMINATION | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| NAME      | NO.              |                     |             |                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| ADR/FAULT | 20               | DI/DO               | -           | Dual function terminal which sets the LSB of the I <sup>2</sup> C address to 0 if pulled to GND, 1 if pulled to DVDD. If configured to be a fault output by the methods described in I <sup>2</sup> C Address Selection and Fault Output, this terminal is pulled low when an internal fault occurs. A pull-up or pull-down resistor is required, as is shown in the Typical Application Circuit Diagrams. |  |  |  |
| AGND      | 36               | Р                   | -           | Ground reference for analog circuitry (2)                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| AVDD      | 19               | Р                   | -           | Power supply for internal analog circuitry                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| AVDD_REG1 | 18               | Р                   | -           | Voltage regulator derived from AVDD supply <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| AVDD_REG2 | 37               | Р                   | -           | Voltage regulator derived from AVDD supply <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| BSTRPx    | 3, 42, 46,<br>47 | Р                   | -           | Connection points for the bootstrap capacitors, which are used to create a power supply for the high-side gate drive of the device                                                                                                                                                                                                                                                                         |  |  |  |
| DGND      | 35               | Р                   | -           | Ground reference for digital circuitry <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| DR_CN     | 12               | Р                   | -           | Negative terminal for capacitor connection used in headphone amplifier and line driver charge pump                                                                                                                                                                                                                                                                                                         |  |  |  |
| DR_CP     | 13               | Р                   | -           | Positive terminal for capacitor connection used in headphone amplifier and line driver charge pump                                                                                                                                                                                                                                                                                                         |  |  |  |
| DR_INx    | 7, 10            | Al                  | -           | Input for channel A or B of headphone amplifier or line driver                                                                                                                                                                                                                                                                                                                                             |  |  |  |

- TYPE: A = analog; D = 3.3-V digital; P = power/ground/decoupling; I = input; O = output
- This terminal should be connected to the system ground
- This terminal is provided as a connection point for filtering capacitors for this supply and must not be used to power any external circuitry.



## Pin Out (continued)

|          |                  |       | Pin      | Out (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|------------------|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DR_OUTx  | 8, 9             | AO    | -        | Output for channel A or B of headphone amplifier or line driver                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DR_SD    | 39               | DI    | -        | Places the headphone amplifier/line driver in shutdown when pulled low.                                                                                                                                                                                                                                                                                                                                                                                                                |
| DR_VSS   | 11               | Р     | -        | Negative supply generated by charge pump for ground centered headphone and line driver output                                                                                                                                                                                                                                                                                                                                                                                          |
| DRVDD    | 14               | Р     | -        | Power supply for internal headphone and line driver circuitry                                                                                                                                                                                                                                                                                                                                                                                                                          |
| DVDD     | 34               | Р     | -        | Power supply for the internal digital circuitry                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DVDD_REG | 24               | Р     | -        | Voltage regulator derived from DVDD supply (3)                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| GVDD_REG | 40               | Р     | -        | Voltage regulator derived from PVDD supply <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                              |
| LRCLK    | 26               | DI    | Pulldown | Word select clock for the digital signal that is active on the input data line of the serial port                                                                                                                                                                                                                                                                                                                                                                                      |
| MCLK     | 21               | DI    | Pulldown | Master clock used for internal clock tree and sub-circuit and state machine clocking                                                                                                                                                                                                                                                                                                                                                                                                   |
| NC       | 31               | -     | -        | Not connected inside the device (all no connect terminals should be connected to ground)                                                                                                                                                                                                                                                                                                                                                                                               |
| OSC_GND  | 23               | Р     | -        | Ground reference for oscillator circuitry (this terminal should be connected to the system ground)                                                                                                                                                                                                                                                                                                                                                                                     |
| OSC_RES  | 22               | AO    | -        | Connection point for oscillator trim resistor                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PDN      | 25               | DI    | Pullup   | Quick powerdown of the device that is used upon an unexpected loss of PVDD or DVDD power supply in order to quickly transition the outputs of the speaker amplifier to a 50/50 duty cycle. This quick powerdown feature avoids the audible anamolies that would occur as a result of loss of either of the supplies. If this pin is used to place the device into quick powerdown mode, the RST pin of the device must be toggled before the device is brought out of quick powerdown. |
| PGND     | 1                | Р     | -        | Ground reference for power device circuitry <sup>(4)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PLL_FLTM | 16               | AI/AO | -        | Negative connection point for the PLL loop filter components                                                                                                                                                                                                                                                                                                                                                                                                                           |
| PLL_FLTP | 17               | AI/AO | -        | Positive connection point for the PLL loop filter components                                                                                                                                                                                                                                                                                                                                                                                                                           |
| PLL_GND  | 15               | Р     | -        | Ground reference for PLL circuitry (this terminal should be connected to the system ground)                                                                                                                                                                                                                                                                                                                                                                                            |
| PowerPAD | -                | Р     | -        | Thermal and ground pad thatprovides both an electrical connection to the ground plane and a thermal path to the PCB for heat dissipation. This pad must be grounded to the system ground.                                                                                                                                                                                                                                                                                              |
| PVDD     | 4, 41            | Р     | -        | Power supply for internal power circuitry                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| RST      | 32               | DI    | Pullup   | Places the device in reset when pulled low                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SCL      | 30               | DI    | -        | I <sup>2</sup> C serial control port clock                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SCLK     | 27               | DI    | Pulldown | Bit clock for the digital signal that is active on the input data line of the serial data port                                                                                                                                                                                                                                                                                                                                                                                         |
| SDA      | 29               | DI/DO | -        | I <sup>2</sup> C serial control port data                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SDIN     | 28               | DI    | Pulldown | Data line to the serial data port                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SPK_OUTx | 2, 43, 45,<br>48 | AO    | -        | Speaker amplifier outputs                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SSTIMER  | 38               | AI    | -        | Connection point for the capacitor that is used by the ramp timing circuit, as described in Output Mode and MUX Selection                                                                                                                                                                                                                                                                                                                                                              |
| TEST1    | 5                | DO    | -        | Used by TI for testing during device production (this terminal must be left floating)                                                                                                                                                                                                                                                                                                                                                                                                  |
| TEST2    | 6                | DO    | -        | Used by TI for testing during device production (this terminal must be left floating)                                                                                                                                                                                                                                                                                                                                                                                                  |
| TEST3    | 33               | DI    | -        | Used by TI for testing during device production (this terminal must be connected to GND)                                                                                                                                                                                                                                                                                                                                                                                               |
|          | . —              | . —   | -        | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

<sup>(4)</sup> This terminal should be connected to the system ground



### TYPICAL APPLICATION CIRCUITS



Figure 2. Typical Application Circuit for Mono (PBTL) Configuration



Figure 3. Typical Application Diagram for 2.0 Configuration







Figure 4. Typical Application Diagram for 2.1 Configuration



#### **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range (unless otherwise noted). (1)

|                   |                                              | VALUE                             | UNIT |
|-------------------|----------------------------------------------|-----------------------------------|------|
| Cupply voltage    | DVDD, AVDD, DRVDD                            | -0.3 to 3.6                       | V    |
| Supply voltage    | PVDD                                         | -0.3 to 30                        | V    |
| DR_INx            |                                              | -0.3 to DRVDD + 6 V               | V    |
|                   | 3.3-V digital input                          | -0.5 to DVDD + 0.5                |      |
| Input voltage     | 5-V tolerant (2) digital input (except MCLK) | -0.5 to DVDD + 2.5 <sup>(3)</sup> | V    |
|                   | 5-V tolerant MCLK input                      | -0.5 to AVDD + 2.5 <sup>(3)</sup> |      |
| SPK_OUTx to GI    | ND                                           | 32 <sup>(4)</sup>                 | V    |
| BSTRPx to GND     |                                              | 39 <sup>(4)</sup>                 | V    |
| Operating free-ai | r temperature                                | 0 to 85                           | °C   |
| Storage tempera   | ture range, T <sub>stg</sub>                 | -40 to 125                        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum conditions for extended periods may affect device reliability. 5-V tolerant inputs are PDN, RST, SCLK, LRCLK, MCLK, SDIN, SDA, and SCL.

- Maximum pin voltage should not exceed 6 V.
- (4) DC voltage + peak AC waveform measured at the pin should be below the allowed limit for all conditions.

#### RECOMMENDED OPERATING CONDITIONS

|                                            |                                           |                                                         | MIN | NOM | MAX                 | UNIT |
|--------------------------------------------|-------------------------------------------|---------------------------------------------------------|-----|-----|---------------------|------|
| xVDD                                       | Digital, analog, headphone supply voltage |                                                         | 3   | 3.3 | 3.6                 | V    |
| PVDD                                       | Half-bridge supply voltage                |                                                         | 8   |     | 26.4 <sup>(1)</sup> | V    |
| $V_{IH}$                                   | High-level input voltage                  | 5-V tolerant                                            | 2   |     |                     | V    |
| $V_{IL}$                                   | Low-level input voltage                   | 5-V tolerant                                            |     |     | 0.8                 | V    |
| T <sub>A</sub>                             | Operating ambient temperature range       |                                                         | 0   |     | 85                  | °C   |
| T <sub>J</sub> <sup>(2)</sup>              | Operating junction temperature range      |                                                         | 0   |     | 125                 | °C   |
| R <sub>SPK</sub><br>(SE, BTL, and<br>PBTL) | Minimum Supported Speaker<br>Impedance    | Output filter: L = 15 μH, C = 330 nF                    | 4   | 8   |                     | Ω    |
| Lo(BTL)                                    | Output-filter inductance                  | Minimum output inductance under short-circuit condition | 10  |     |                     | μΗ   |
| R <sub>HP</sub>                            | Headphone mode load impedance             |                                                         | 16  |     | 32                  | Ω    |
| R <sub>LD</sub>                            | Line-diver mode load impedance            |                                                         | 0.6 |     | 10                  | kΩ   |

For operation at PVDD levels greater than 18 V, the modulation limit must be set to 93.8% via the control port register 0x10.

#### **ELECTRICAL CHARACTERISTICS**

#### I/O Pin Characteristics

PVDD = 18 V, AVDD = DRVDD = DVDD = 3.3 V, external components per Typical Application Circuit diagrams, and in accordance with recommended operating conditions (unless otherwise specified).

|                 | PARAMETER                 |                   | TEST CONDITIONS                                           | MIN | TYP | MAX | UNIT |
|-----------------|---------------------------|-------------------|-----------------------------------------------------------|-----|-----|-----|------|
| V <sub>OH</sub> | High-level output voltage | ADR/FAULT and SDA | I <sub>OH</sub> = -4 mA<br>DVDD = AVDD = 3 V              | 2.4 |     |     | W    |
| V <sub>OL</sub> | Low-level output voltage  | ADR/FAULT and SDA | I <sub>OL</sub> = 4 mA<br>DVDD = AVDD = 3 V               |     |     | 0.5 | V    |
| I <sub>IL</sub> | Low-level input current   | Digital Inquite   | V <sub>I</sub> < V <sub>IL</sub> ; DVDD = AVDD<br>= 3.6 V |     |     | 75  |      |
| I <sub>IH</sub> | High-level input current  | Digital Inputs    | V <sub>I</sub> > V <sub>IH</sub> ; DVDD =<br>AVDD = 3.6 V |     |     | 75  | μΑ   |

Continuous operation above the recommended junction temperature may result in reduced reliability and/or lifetime of the device.



#### I/O Pin Characteristics (continued)

PVDD = 18 V, AVDD = DRVDD = DVDD = 3.3 V, external components per Typical Application Circuit diagrams, and in accordance with recommended operating conditions (unless otherwise specified).

|                           | PARAMETER                                                                     |                                   | TEST CONDITIONS                                                                      | MIN | TYP   | MAX | UNIT |
|---------------------------|-------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------|-----|-------|-----|------|
|                           |                                                                               | 2.2.V supply valtage (DVDD        | Normal mode                                                                          |     | 48    | 70  |      |
| I <sub>DD</sub>           | 3.3 V supply current                                                          | 3.3 V supply voltage (DVDD, AVDD) | Reset ( $\overline{RST} = Iow$ , $\overline{PDN}$<br>= high, $\overline{DR} = Iow$ ) |     | 21 38 |     | mA   |
| t <sub>w(RST)</sub>       | Pulse duration, RST active                                                    | RST                               |                                                                                      | 100 |       |     | μs   |
| t <sub>d(I2C_ready)</sub> | Time before the I <sup>2</sup> C port is able communicate after RST goes high |                                   |                                                                                      |     |       | 12  | ms   |



NOTE: On power up, it is recommended that the TAS5721 RST be held LOW for at least 100 µs after DVDD has reached 3 V.

NOTE: If  $\overline{RST}$  is asserted LOW while  $\overline{PDN}$  is LOW, then  $\overline{RST}$  must continue to be held LOW for at least 100 µs after  $\overline{PDN}$  is deasserted (HIGH).

Figure 5. Reset Timing

### Master Clock Characteristics(1)

PVDD = 18 V, AVDD = DRVDD = DVDD = 3.3 V, external components per Typical Application Circuit diagrams, and in accordance with recommended operating conditions (unless otherwise specified).

|                                             | PARAMETER               | TEST CONDITIONS | MIN    | TYP | MAX    | UNIT |
|---------------------------------------------|-------------------------|-----------------|--------|-----|--------|------|
| f <sub>MCLK</sub>                           | MCLK frequency          |                 | 2.8224 |     | 24.576 | MHz  |
|                                             | MCLK duty cycle         |                 | 40%    | 50% | 60%    |      |
| t <sub>r(MCLK)</sub> / t <sub>f(MCLK)</sub> | Rise/fall time for MCLK |                 |        |     | 5      | ns   |

(1) For clocks related to the serial audio port, please see Serial Audio Port Timing



## I<sup>2</sup>C Serial Control Port Requirements and Specifications

PVDD = 18 V, AVDD = DRVDD = DVDD = 3.3 V, external components per Typical Application Circuit diagrams, and in accordance with recommended operating conditions (unless otherwise specified).

|                    | PARAMETER                                       | TEST CONDITIONS | MIN | MAX | UNIT |
|--------------------|-------------------------------------------------|-----------------|-----|-----|------|
| $f_{SCL}$          | Frequency, SCL                                  | No wait states  |     | 400 | kHz  |
| t <sub>w(H)</sub>  | Pulse duration, SCL high                        |                 | 0.6 |     | μs   |
| t <sub>w(L)</sub>  | Pulse duration, SCL low                         |                 | 1.3 |     | μs   |
| t <sub>r</sub>     | Rise time, SCL and SDA                          |                 |     | 300 | ns   |
| t <sub>f</sub>     | Fall time, SCL and SDA                          |                 |     | 300 | ns   |
| t <sub>su1</sub>   | Setup time, SDA to SCL                          |                 | 100 |     | ns   |
| t <sub>h1</sub>    | Hold time, SCL to SDA                           |                 | 0   |     | ns   |
| t <sub>(buf)</sub> | Bus free time between stop and start conditions |                 | 1.3 |     | μs   |
| t <sub>su2</sub>   | Setup time, SCL to start condition              |                 | 0.6 |     | μs   |
| t <sub>h2</sub>    | Hold time, start condition to SCL               |                 | 0.6 |     | μs   |
| t <sub>su3</sub>   | Setup time, SCL to stop condition               |                 | 0.6 |     | μs   |
| $C_L$              | Load capacitance for each bus line              |                 |     | 400 | pF   |



Figure 6. SCL and SDA Timing



Figure 7. Start and Stop Conditions Timing



## **Serial Audio Port Timing**

PVDD = 18 V, AVDD = DRVDD = DVDD = 3.3 V, audio input signal =1 kHz sine wave, BTL, AD mode,  $f_S$  = 48 kHz,  $R_{SPK}$  = 8  $\Omega$ , AES17 filter,  $f_{PWM}$  = 384 kHz, external components per Typical Application Circuit diagrams, and in accordance with recommended operating conditions (unless otherwise specified).

|                                | PARAMETER                                                                                            | TEST<br>CONDITIONS     | MIN   | TYP | MAX    | UNIT            |
|--------------------------------|------------------------------------------------------------------------------------------------------|------------------------|-------|-----|--------|-----------------|
| f <sub>SCLKIN</sub>            | Frequency, SCLK 32 $\times$ f <sub>S</sub> , 48 $\times$ f <sub>S</sub> , 64 $\times$ f <sub>S</sub> | C <sub>L</sub> = 30 pF | 1.024 |     | 12.288 | MHz             |
| t <sub>su1</sub>               | Setup time, LRCLK to SCLK rising edge                                                                |                        | 10    |     |        | ns              |
| t <sub>h1</sub>                | Hold time, LRCLK from SCLK rising edge                                                               |                        | 10    |     |        | ns              |
| t <sub>su2</sub>               | Setup time, SDIN to SCLK rising edge                                                                 |                        | 10    |     |        | ns              |
| t <sub>h2</sub>                | Hold time, SDIN from SCLK rising edge                                                                |                        | 10    |     |        | ns              |
|                                | LRCLK frequency                                                                                      |                        | 8     | 48  | 48     | kHz             |
|                                | SCLK duty cycle                                                                                      |                        | 40%   | 50% | 60%    |                 |
|                                | LRCLK duty cycle                                                                                     |                        | 40%   | 50% | 60%    |                 |
|                                | SCLK rising edges between LRCLK rising edges                                                         |                        | 32    |     | 64     | SCLK<br>edges   |
| t <sub>(edge)</sub>            | LRCLK clock edge with respect to the falling edge of SCLK                                            |                        | -1/4  |     | 1/4    | SCLK<br>period  |
| t <sub>r</sub> /t <sub>f</sub> | Rise/fall time for SCLK/LRCLK                                                                        |                        |       |     | 8      | ns              |
|                                | LRCLK allowable drift before LRCLK reset                                                             |                        |       |     | 4      | MCLK<br>Periods |



Figure 8. Serial Audio Port Timing



## **Speaker Amplifier Characteristics**

 $T_A$  = 25°C, PVDD = 18 V, AVDD = DRVDD = DVDD = 3.3 V, audio input signal =1 kHz sine wave, BTL, AD mode,  $f_S$  = 48 kHz,  $R_{SPK}$  = 8  $\Omega$ , AES17 filter,  $f_{PWM}$  = 384 kHz, external components per Typical Application Circuit diagrams, and in accordance with recommended operating conditions (unless otherwise specified).

|                          | PARAMETER                                                                           | TEST CONDITIONS                                                        |                                                                | MIN  | TYP   | MAX | UNIT  |
|--------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------|------|-------|-----|-------|
|                          |                                                                                     | PVDD = 18 V, R <sub>SPk</sub>                                          | <sub>ζ</sub> = 8Ω, 1-kHz input signal                          |      | 10    |     |       |
|                          |                                                                                     | PVDD = 12 V, R <sub>SPk</sub> input signal                             | <sub>ζ</sub> = 8Ω, 10% THD+N, 1-kHz                            | 8.8  |       |     |       |
| Po <sub>SPK</sub>        | Power output per channel of speaker amplifier when used in                          | PVDD = 12 V, R <sub>SPK</sub> signal                                   | 8.3                                                            |      |       |     |       |
| (BTL)                    | BTL mode <sup>(1)</sup>                                                             | PVDD = 8 V, R <sub>SPK</sub> signal                                    | = 8Ω, 10% THD+N, 1-kHz input                                   |      | 4     |     |       |
|                          |                                                                                     | PVDD = 8 V, R <sub>SPK</sub> signal                                    | = 8Ω, 7% THD+N, 1-kHz input                                    |      | 3.8   |     |       |
|                          |                                                                                     | PVDD = 12 V, R <sub>SPk</sub><br>10% THD+N, 1-kHz                      |                                                                |      | 10    |     | W     |
| Po <sub>SPK</sub> (PBTL) | Power output per channel of speaker amplifier when used in PBTL mode <sup>(1)</sup> | PVDD = 12 V, R <sub>SPk</sub><br>7% THD+N, 1-kHz                       |                                                                |      | 10    |     |       |
|                          | 1 B12 mode                                                                          | PVDD = 18 V, R <sub>SPk</sub><br>1-kHz input signal                    | $\zeta = 4\Omega,$                                             |      | 10    |     |       |
| Po <sub>SPK</sub>        | Power output per channel of                                                         | PVDD = 12 V, $R_{SPK}$ = 4 $\Omega$ ,<br>10% THD+N, 1-kHz input signal |                                                                | 4.3  |       |     |       |
| (SE)                     | speaker amplifier when used in SE mode <sup>(1)</sup>                               | PVDD = 24 V, $R_{SPK}$ = 4 $\Omega$ ,<br>10% THD+N, 1-kHz input signal |                                                                |      | 5.5   |     |       |
|                          |                                                                                     | PVDD = 18 V, P <sub>O</sub> = 1 W                                      |                                                                | 0.07 |       |     |       |
| THD+N                    | Total harmonic distortion + noise                                                   | PVDD = 12 V, P <sub>O</sub> =                                          | 1 W                                                            |      | 0.11  |     | %     |
|                          | 110100                                                                              | PVDD = 8 V, P <sub>O</sub> = 1                                         | 1 W                                                            |      | 0.2   |     |       |
| ICN                      | Idle channel noise                                                                  | A-weighted                                                             |                                                                |      | 61    |     | μV    |
|                          | Crosstalk                                                                           | $P_{O} = 1 \text{ W}, f = 1 \text{ kHz}$                               | (BD Mode), PVDD = 24 V                                         |      | 58    |     | dB    |
|                          | Ciosstaik                                                                           | $P_O = 1 W, f = 1 kHz$                                                 | (AD Mode), PVDD = 24 V                                         |      | 48    |     | dB    |
| SNR                      | Signal-to-noise ratio <sup>(2)</sup>                                                | A-weighted, f = 1 kł<br>1%                                             | Hz, maximum power at THD <                                     |      | 106   |     | dB    |
| £                        | Output quitabing fraguency                                                          | 11.025/22.05/44.1-                                                     | xHz data rate ±2%                                              |      | 352.8 |     | ld l= |
| t <sub>PWM</sub>         | Output switching frequency                                                          | 48/24/12/8/16/32-kH                                                    | Iz data rate ±2%                                               |      | 384   |     | kHz   |
|                          |                                                                                     |                                                                        | Normal mode                                                    |      | 32    | 50  |       |
| I <sub>PVDD</sub>        | Supply current                                                                      | No load (PVDD) Reset ( $\overline{RST} = low, \overline{PDN} = high)$  |                                                                | 5    | 8     | mA  |       |
| r <sub>DS(on)</sub>      | Drain-to-source resistance (for each of the Low-Side and High-Side Devices)         | T <sub>J</sub> = 25°C, includes metallization resistance               |                                                                |      | mΩ    |     |       |
| R <sub>PD</sub>          | Internal pulldown resistor at the output of each half-bridge                        |                                                                        | ivers are in the high-impedance of the strap capacitor charge. |      | 3     |     | kΩ    |

Power levels are thermally limited. SNR is calculated relative to 0-dBFS input level.



## **Headphone Amplifier and Line Driver Characteristics**

T<sub>A</sub> = 25°C, PVDD = 18 V, AVDD = DRVDD = DVDD = 3.3 V, audio input signal =1 kHz sine wave, BTL, AD mode, f<sub>S</sub> = 48 kHz, R<sub>SPK</sub> = 8 Ω, AES17 filter, f<sub>PWM</sub> = 384 kHz, external components per Typical Application Circuit diagrams, and in accordance with recommended operating conditions (unless otherwise specified).

|                   | PARAMETER                                       | TEST CONDITIONS                                        | MIN | TYP | MAX | UNIT |
|-------------------|-------------------------------------------------|--------------------------------------------------------|-----|-----|-----|------|
| Po <sub>HP</sub>  | Power output per channel of headphone amplifier | DRVDD = 3.3 V (R <sub>HP</sub> = 32; THD = 1%)         |     | 50  |     | mW   |
| AV <sub>DR</sub>  | Gain for headphone amplifier and line driver    | Adjustable through R <sub>in</sub> and R <sub>fb</sub> |     | -   |     | dB   |
| SNR <sub>HP</sub> | Signal-to-noise ratio (headphone mode)          | R <sub>hp</sub> = 32                                   |     | 101 |     | dB   |
| SNR <sub>LD</sub> | Signal-to-noise ratio (line driver mode)        | 2-V <sub>RMS</sub> output                              |     | 105 |     | dB   |

#### **Protection Characteristics**

 $T_A = 25$ °C, PVDD = 18 V, AVDD = DRVDD = DVDD = 3.3 V, audio input signal =1 kHz sine wave, BTL, AD mode,  $f_S = 48$ kHz, R<sub>SPK</sub> = 8 Ω, AES17 filter, f<sub>PWM</sub> = 384 kHz, external components per Typical Application Circuit diagrams, and in accordance with recommended operating conditions (unless otherwise specified).

|                        | PARAMETER                                      | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------------|------------------------------------------------|-----------------|-----|-----|-----|------|
| V <sub>uvp(fall)</sub> | Undervoltage protection limit                  | PVDD falling    |     | 4   |     | V    |
| V <sub>uvp(rise)</sub> | Undervoltage protection limit                  | PVDD rising     |     | 4.1 |     | V    |
| OTE                    | Overtemperature error threshold                |                 |     | 150 |     | °C   |
| ΔΟΤΕ                   | Variation in overtemperature detection circuit |                 |     | ±15 |     | °C   |
| I <sub>OCE</sub>       | Overcurrent limit protection threshold         |                 |     | 3.0 |     | Α    |
| toce                   | Overcurrent response time                      |                 |     | 150 |     | ns   |

#### THERMAL CHARACTERISTICS

|                  |                                                       | TAS5721 |       |
|------------------|-------------------------------------------------------|---------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                         | DCA     | UNITS |
|                  |                                                       | 48 PINS |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance <sup>(2)</sup> | 27.9    |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3)         | 20.7    |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance (4)              | 13      | °C/W  |
| ΨЈТ              | Junction-to-top characterization parameter (5)        | 0.3     | *C/VV |
| $\Psi_{JB}$      | Junction-to-board characterization parameter (6)      | 6.7     |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (7)      | 1.1     |       |

- (1) 有关传统和全新热度量的更多信息,请参阅 IC 封装热度量 应用报告 (文献号:SPRA953)。
- 在 JESD51-2a 描述的环境中,按照 JESD51-7 的规定,在一个 JEDEC 标准高 K 电路板上进行仿真,从而获得自然对流条件下的结至环 境热阻抗。
- (3) 通过在封装顶部模拟一个冷板测试来获得结至芯片外壳(顶部)的热阻。 不存在特定的 JEDEC 标准测试,但可在 ANSI SEMI 标准 G30-88 中找到内容接近的说明。
- 按照 JESD51-8 中的说明,通过在配有用于控制 PCB 温度的环形冷板夹具的环境中进行仿真,以获得结至电路板的热阻。
- 结至顶部的特征参数,(ψ<sub>JT</sub>),估算真实系统中器件的结温,并使用 JESD51-2a(第 6 章和第 7 章)中描述的程序从仿真数据中提取出该 参数以便获得 θ<sub>JA</sub>
- 结至电路板的特征参数,(ψ<sub>IB</sub>),估算真实系统中器件的结温,并使用 JESD51-2a(第 6 章和第7 章)中描述的程序从仿真数据中提取出该
- 参数以便获得 θ<sub>JA</sub>。 (7) 通过在外露(电源)焊盘上进行冷板测试仿真来获得结至芯片外壳(底部)热阻。 不存在特定的 JEDEC 标准测试,但可在 ANSI SEMI 标准 G30-88 中找到了内容接近的说明。



#### TYPICAL PERFORMANCE CHARACTERISTICS









10

1

0.1

0.01

0.001

 $R_L = 4\Omega$ 

 $R_L = 6\Omega$ 

 $R_L = 8\Omega$ 

100

(%) N+QH1

ZHCS340 - JULY 2012 www.ti.com.cn

# **NSTRUMENTS**

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)



10k 20k

G006

FEQUENCY IN 2.1 MODE WITH PVDD = 12 V 10 2.1 SE Mode PVDD = 12V  $P_0 = 1W$  $T_A = 25^{\circ}C$ 1 (%) N+QHL 0.1 0.01  $R_L = 2x8+8\Omega$  $\mathsf{R}_\mathsf{L} = 2\mathsf{x}8{+}4\Omega$  $R_L = 2x4+8\Omega$  $R_L = 2x4+4\Omega$ 0.001 100 10k 20k Frequency (Hz) G007

**TOTAL HARMONIC DISTORTION + NOISE** 

Figure 13.

Frequency (Hz)

**TOTAL HARMONIC DISTORTION + NOISE** 



Figure 15.

**TOTAL HARMONIC DISTORTION + NOISE** 

Figure 14.





Figure 16.



## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**





#### Figure 17.

## TOTAL HARMONIC DISTORTION + NOISE



Figure 18.

#### **TOTAL HARMONIC DISTORTION + NOISE**



#### 2.0 IDLE CHANNEL NOISE



Figure 20.

# TEXAS INSTRUMENTS

## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**









5

(%) N+QH1

www.ti.com.cn ZHCS340 - JULY 2012

## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

G018

## **TOTAL HARMONIC DISTORTION + NOISE OUTPUT POWER IN 2.0 MODE WITH PVDD = 24 V** 2.0 BTL Mode PVDD = 24V f = 1kHz $T_A = 25^{\circ}C$ 1 0.1 $R_L = 4\Omega$ $R_L = 6\Omega$ $R_L = 8\Omega$ 0.01 0.1 10

## $T_A = 25^{\circ}C$ 1 (%) N+QHL 0.1 0.01 $R_L = 2x8+8\Omega$ $R_L = 2x4+8\Omega$ $R_L = 2x4+4\Omega$ 0.001

**TOTAL HARMONIC DISTORTION + NOISE** 

**OUTPUT POWER IN 2.1 MODE WITH PVDD = 12 V** 

2.1 SE Mode

PVDD = 12V

f = 1kHz

## Output Power (W) Figure 25.

Figure 26.

Output Power (W)

0.1

## **TOTAL HARMONIC DISTORTION + NOISE**



#### Figure 27.

## **TOTAL HARMONIC DISTORTION + NOISE**



Figure 28.

# TEXAS INSTRUMENTS

## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**









Figure 31.

Figure 32.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)





All channels driven

Figure 33.

Figure 34.





Figure 35.

Figure 36.

# TEXAS INSTRUMENTS

## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**











## TYPICAL PERFORMANCE CHARACTERISTICS (continued)









## INSTRUMENTS

#### **HEADPHONE TYPICAL CHARACTERISTICS**





## TOTAL HARMONIC DISTORTION + NOISE





#### LINE DRIVER TYPICAL CHARACTERISTICS











## **Serial Control Interface Register Summary**

| SUBADDRESS | REGISTER NAME                       | NO. OF<br>BYTES | CONTENTS                                | DEFAULT<br>VALUE |
|------------|-------------------------------------|-----------------|-----------------------------------------|------------------|
|            |                                     |                 | A u indicates unused bits.              |                  |
| 0x00       | Clock control register              | 1               | Description shown in subsequent section | 0x6C             |
| 0x01       | Device ID register                  | 1               | Description shown in subsequent section | 0x00             |
| 0x02       | Error status register               | 1               | Description shown in subsequent section | 0x00             |
| 0x03       | System control register 1           | 1               | Description shown in subsequent section | 0xA0             |
| 0x04       | Serial data interface register      | 1               | Description shown in subsequent section | 0x05             |
| 0x05       | System control register 2           | 1               | Description shown in subsequent section | 0x40             |
| 0x06       | Soft mute register                  | 1               | Description shown in subsequent section | 0x00             |
| 0x07       | Master volume                       | 1               | Description shown in subsequent section | 0xFF (mute)      |
| 0x08       | Channel 1 vol                       | 1               | Description shown in subsequent section | 0x30 (0 dB)      |
| 0x09       | Channel 2 vol                       | 1               | Description shown in subsequent section | 0x30 (0 dB)      |
| 0x0A       | Channel 3 vol                       | 1               | Description shown in subsequent section | 0x30 (0 dB)      |
| 0x0B-0x0D  |                                     | 1               | Reserved <sup>(1)</sup>                 |                  |
| 0x0E       | Volume configuration register       | 1               | Description shown in subsequent section | 0x91             |
| 0x0F       | ŭ                                   | 1               | Reserved <sup>(1)</sup>                 |                  |
| 0x10       | Modulation limit register           | 1               | Description shown in subsequent section | 0x02             |
| 0x11       | IC delay channel 1                  | 1               | Description shown in subsequent section | 0xAC             |
| 0x12       | IC delay channel 2                  | 1               | Description shown in subsequent section | 0x54             |
| 0x13       | IC delay channel 3                  | 1               | Description shown in subsequent section | 0xAC             |
| 0x14       | IC delay channel 4                  | 1               | Description shown in subsequent section | 0x54             |
| 0x15-0x18  | ,                                   | 1               | Reserved <sup>(1)</sup>                 |                  |
| 0x19       | PWM channel shutdown group register | 1               | Description shown in subsequent section | 0x30             |
| 0x1A       | Start/stop period register          | 1               | Description shown in subsequent section | 0x0F             |
| 0x1B       | Oscillator trim register            | 1               | Description shown in subsequent section | 0x82             |
| 0x1C       | BKND_ERR register                   | 1               | Description shown in subsequent section | 0x02             |
| 0x1D-0x1F  |                                     | 1               | Reserved <sup>(1)</sup>                 |                  |
| 0x20       | Input MUX register                  | 4               | Description shown in subsequent section | 0x0001 7772      |
| 0x21       | Ch 4 source select register         | 4               | Description shown in subsequent section | 0x0000 4303      |
| 0x22-0x24  |                                     | 4               | Reserved <sup>(1)</sup>                 |                  |
| 0x25       | PWM MUX register                    | 4               | Description shown in subsequent section | 0x0102 1345      |
| 0x26-0x28  |                                     | 4               | Reserved <sup>(1)</sup>                 |                  |
| 0x29       | ch1_bq[0]                           | 20              | u[31:26], b0[25:0]                      | 0x0080 0000      |
| -          | _ "."                               |                 | u[31:26], b1[25:0]                      | 0x0000 0000      |
|            |                                     |                 | u[31:26], b2[25:0]                      | 0x0000 0000      |
|            |                                     |                 | u[31:26], a1[25:0]                      | 0x0000 0000      |
|            |                                     |                 | u[31:26], a2[25:0]                      | 0x0000 0000      |
| 0x2A       | ch1_bq[1]                           | 20              | u[31:26], b0[25:0]                      | 0x0080 0000      |
|            | - n 1                               |                 | u[31:26], b1[25:0]                      | 0x0000 0000      |
|            |                                     |                 | u[31:26], b2[25:0]                      | 0x0000 0000      |
|            |                                     |                 | u[31:26], a1[25:0]                      | 0x0000 0000      |
|            |                                     |                 | u[31:26], a2[25:0]                      | 0x0000 0000      |



| SUBADDRESS | REGISTER NAME | NO. OF<br>BYTES | CONTENTS           | DEFAULT<br>VALUE |
|------------|---------------|-----------------|--------------------|------------------|
| 0x2B       | ch1_bq[2]     | 20              | u[31:26], b0[25:0] | 0x0080 0000      |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000      |
| 0x2C       | ch1_bq[3]     | 20              | u[31:26], b0[25:0] | 0x0080 0000      |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000      |
| 0x2D       | ch1_bq[4]     | 20              | u[31:26], b0[25:0] | 0x0080 0000      |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000      |
| 0x2E       | ch1_bq[5]     | 20              | u[31:26], b0[25:0] | 0x0080 0000      |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000      |
| 0x2F       | ch1_bq[6]     | 20              | u[31:26], b0[25:0] | 0x0080 0000      |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000      |
| 0x30       | ch2_bq[0]     | 20              | u[31:26], b0[25:0] | 0x0080 0000      |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000      |
| 0x31       | ch2_bq[1]     | 20              | u[31:26], b0[25:0] | 0x0080 0000      |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000      |
| 0x32       | ch2_bq[2]     | 20              | u[31:26], b0[25:0] | 0x0080 0000      |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000      |
| 0x33       | ch2_bq[3]     | 20              | u[31:26], b0[25:0] | 0x0080 0000      |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000      |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000      |



| SUBADDRESS | REGISTER NAME          | NO. OF<br>BYTES | CONTENTS                                | DEFAULT<br>VALUE |
|------------|------------------------|-----------------|-----------------------------------------|------------------|
| 0x34       | ch2_bq[4]              | 20              | u[31:26], b0[25:0]                      | 0x0080 0000      |
|            |                        |                 | u[31:26], b1[25:0]                      | 0x0000 0000      |
|            |                        |                 | u[31:26], b2[25:0]                      | 0x0000 0000      |
|            |                        |                 | u[31:26], a1[25:0]                      | 0x0000 0000      |
|            |                        |                 | u[31:26], a2[25:0]                      | 0x0000 0000      |
| 0x35       | ch2_bq[5]              | 20              | u[31:26], b0[25:0]                      | 0x0080 0000      |
|            |                        |                 | u[31:26], b1[25:0]                      | 0x0000 0000      |
|            |                        |                 | u[31:26], b2[25:0]                      | 0x0000 0000      |
|            |                        |                 | u[31:26], a1[25:0]                      | 0x0000 0000      |
|            |                        |                 | u[31:26], a2[25:0]                      | 0x0000 0000      |
| 0x36       | ch2_bq[6]              | 20              | u[31:26], b0[25:0]                      | 0x0080 0000      |
|            |                        |                 | u[31:26], b1[25:0]                      | 0x0000 0000      |
|            |                        |                 | u[31:26], b2[25:0]                      | 0x0000 0000      |
|            |                        |                 | u[31:26], a1[25:0]                      | 0x0000 0000      |
|            |                        |                 | u[31:26], a2[25:0]                      | 0x0000 0000      |
| 0x37-0x39  |                        | 4               | Reserved <sup>(2)</sup>                 |                  |
| 0x3A       | DRC1 ae <sup>(3)</sup> | 8               | u[31:26], ae[25:0]                      | 0x0080 0000      |
|            | DRC1 (1 – ae)          |                 | u[31:26], (1 – ae)[25:0]                | 0x0000 0000      |
| 0x3B       | DRC1 aa                | 8               | u[31:26], aa[25:0]                      | 0x0080 0000      |
|            | DRC1 (1 – aa)          |                 | u[31:26], (1 – aa)[25:0]                | 0x0000 0000      |
| 0x3C       | DRC1 ad                | 8               | u[31:26], ad[25:0]                      | 0x0080 0000      |
|            | DRC1 (1 – ad)          |                 | u[31:26], (1 – ad)[25:0]                | 0x0000 0000      |
| 0x3D       | DRC2 ae                | 8               | u[31:26], ae[25:0]                      | 0x0080 0000      |
|            | DRC 2 (1 – ae)         |                 | u[31:26], (1 - ae)[25:0]                | 0x0000 0000      |
| 0x3E       | DRC2 aa                | 8               | u[31:26], aa[25:0]                      | 0x0080 0000      |
|            | DRC2 (1 – aa)          |                 | u[31:26], (1 – aa)[25:0]                | 0x0000 0000      |
| 0x3F       | DRC2 ad                | 8               | u[31:26], ad[25:0]                      | 0x0080 0000      |
|            | DRC2 (1 – ad)          |                 | u[31:26], (1 – ad)[25:0]                | 0x0000 0000      |
| 0x40       | DRC1-T                 | 4               | T1[31:0] (9.23 format)                  | 0xFDA2 1490      |
| 0x41       | DRC1-K                 | 4               | u[31:26], K1[25:0]                      | 0x0384 2109      |
| 0x42       | DRC1-O                 | 4               | u[31:26], O1[25:0]                      | 0x0008 4210      |
| 0x43       | DRC2-T                 | 4               | T2[31:0] (9.23 format)                  | 0xFDA2 1490      |
| 0x44       | DRC2-K                 | 4               | u[31:26], K2[25:0]                      | 0x0384 2109      |
| 0x45       | DRC2-O                 | 4               | u[31:26], O2[25:0]                      | 0x0008 4210      |
| 0x46       | DRC control            | 4               | Description shown in subsequent section | 0x0000 0000      |
| 0x47-0x4F  |                        | 4               | Reserved <sup>(2)</sup>                 |                  |
| 0x50       | Bank switch control    | 4               | Description shown in subsequent section | 0x0F70 8000      |
| 0x51       | Ch 1 output mixer      | 12              | Ch 1 output mix1[2]                     | 0x0080 0000      |
|            |                        |                 | Ch 1 output mix1[1]                     | 0x0000 0000      |
|            |                        |                 | Ch 1 output mix1[0]                     | 0x0000 0000      |
| 0x52       | Ch 2 output mixer      | 12              | Ch 2 output mix2[2]                     | 0x0080 0000      |
|            |                        |                 | Ch 2 output mix2[1]                     | 0x0000 0000      |
|            |                        |                 | Ch 2 output mix2[0]                     | 0x0000 0000      |

<sup>(2)</sup> (3)

Reserved registers should not be accessed. ae stands for  $\alpha$  of energy filter, aa stands for  $\alpha$  of attack filter and ad stands for  $\alpha$  of decay filter and 1-  $\alpha$  =  $\omega$ .



| SUBADDRESS | REGISTER NAME         | NO. OF<br>BYTES | CONTENTS                          | DEFAULT<br>VALUE |
|------------|-----------------------|-----------------|-----------------------------------|------------------|
| 0x53       | Ch 1 input mixer      | 16              | Ch 1 input mixer[3]               | 0x0080 0000      |
|            |                       |                 | Ch 1 input mixer[2]               | 0x0000 0000      |
|            |                       |                 | Ch 1 input mixer[1]               | 0x0000 0000      |
|            |                       |                 | Ch 1 input mixer[0]               | 0x0080 0000      |
| 0x54       | Ch 2 input mixer      | 16              | Ch 2 input mixer[3]               | 0x0080 0000      |
|            |                       |                 | Ch 2 input mixer[2]               | 0x0000 0000      |
|            |                       |                 | Ch 2 input mixer[1]               | 0x0000 0000      |
|            |                       |                 | Ch 2 input mixer[0]               | 0x0080 0000      |
| 0x55       | Channel 3 input mixer | 12              | Channel 3 input mixer [2]         | 0x0080 0000      |
|            |                       |                 | Channel 3 input mixer [1]         | 0x0000 0000      |
|            |                       |                 | Channel 3 input mixer [0]         | 0x0000 0000      |
| 0x56       | Output post-scale     | 4               | u[31:26], post[25:0]              | 0x0080 0000      |
| 0x57       | Output pre-scale      | 4               | u[31:26], pre[25:0] (9.17 format) | 0x0002 0000      |
| 0x58       | ch1 BQ[7]             | 20              | u[31:26], b0[25:0]                | 0x0080 0000      |
|            |                       |                 | u[31:26], b1[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], b2[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], a1[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], a2[25:0]                | 0x0000 0000      |
| 0x59       | ch1 BQ[8]             | 20              | u[31:26], b0[25:0]                | 0x0080 0000      |
|            |                       |                 | u[31:26], b1[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], b2[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], a1[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], a2[25:0]                | 0x0000 0000      |
| 0x5A       | Subchannel BQ[0]      | 20              | u[31:26], b0[25:0]                | 0x0080 0000      |
|            |                       |                 | u[31:26], b1[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], b2[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], a1[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], a2[25:0]                | 0x0000 0000      |
| 0x5B       | Subchannel BQ[1]      | 20              | u[31:26], b0[25:0]                | 0x0080 0000      |
|            |                       |                 | u[31:26], b1[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], b2[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], a1[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], a2[25:0]                | 0x0000 0000      |
| 0x5C       | ch2 BQ[7]             | 20              | u[31:26], b0[25:0]                | 0x0080 0000      |
|            |                       |                 | u[31:26], b1[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], b2[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], a1[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], a2[25:0]                | 0x0000 0000      |
| 0x5D       | ch2 BQ[8]             | 20              | u[31:26], b0[25:0]                | 0x0080 0000      |
|            |                       |                 | u[31:26], b1[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], b2[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], a1[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], a2[25:0]                | 0x0000 0000      |
| 0x5E       | pseudo_ch2 BQ[0]      | 20              | u[31:26], b0[25:0]                | 0x0080 0000      |
|            |                       |                 | u[31:26], b1[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], b2[25:0]                | 0x0000 0000      |
|            |                       |                 | u[31:26], a1[25:0]                | 0x0000 0000      |
|            |                       |                 |                                   |                  |



| SUBADDRESS | REGISTER NAME                     | NO. OF<br>BYTES | CONTENTS                                                                            | DEFAULT<br>VALUE |
|------------|-----------------------------------|-----------------|-------------------------------------------------------------------------------------|------------------|
| 0x5F       |                                   | 4               | Reserved <sup>(4)</sup>                                                             |                  |
| 0x60       | Channel 4 (subchannel)            | 8               | Ch 4 output mixer[1]                                                                | 0x0000 0000      |
|            | output mixer                      |                 | Ch 4 output mixer[0]                                                                | 0000 0800x0      |
| 0x61       | Channel 4 (subchannel)            | 8               | Ch 4 input mixer[1]                                                                 | 0x0040 0000      |
|            | input mixer                       |                 | Ch 4 input mixer[0]                                                                 | 0x0040 0000      |
| 0x62       | IDF post scale                    | 4               | Post-IDF attenuation register                                                       | 0x0000 0080      |
| 0x63-0xF7  |                                   |                 | Reserved <sup>(4)</sup>                                                             | 0x0000 0000      |
| 0xF8       | Device address enable register    | 4               | Write F9 A5 A5 A5 in this register to enable write to device address update (0xF9)  | 0x0000 0000      |
| 0xF9       | Device address Update<br>Register | 4               | u[31:8], New Dev Id[7:1] , ZERO[0] (New Dev Id (7:1) defines the new device address | 0X0000 0036      |
| 0xFA-0xFF  |                                   | 4               | Reserved <sup>(4)</sup>                                                             | 0x0000 0000      |

<sup>(4)</sup> Reserved registers should not be accessed.

All DAP coefficients are 3.23 format unless specified otherwise.

#### DETAILED REGISTER DESCRIPTIONS

#### **CLOCK CONTROL REGISTER (0x00)**

The clocks and data rates are automatically determined by the TAS5721. The clock control register contains the auto-detected clock status. Bits D7-D5 reflect the sample rate. Bits D4-D2 reflect the MCLK frequency. The device accepts a 64 f<sub>S</sub> or 32 f<sub>S</sub> SCLK rate for all MCLK ratios, but accepts a 48 f<sub>S</sub> SCLK rate for MCLK ratios of 192 f<sub>S</sub> and 384 f<sub>S</sub> only.

Table 1. Clock Control Register (0x00)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                 |
|----|----|----|----|----|----|----|----|----------------------------------------------------------|
| 0  | 0  | 0  | -  | _  | _  | _  | _  | f <sub>S</sub> = 32-kHz sample rate                      |
| 0  | 0  | 1  | -  | _  | _  | _  | _  | Reserved <sup>(1)</sup>                                  |
| 0  | 1  | 0  | -  | _  | _  | _  | _  | Reserved <sup>(1)</sup>                                  |
| 0  | 1  | 1  | -  | _  | _  | _  | _  | f <sub>S</sub> = 44.1/48-kHz sample rate <sup>(2)</sup>  |
| 1  | 0  | 0  | -  | -  | -  | _  | -  | fs = 16-kHz sample rate                                  |
| 1  | 0  | 1  | -  | -  | -  | _  | -  | fs = 22.05/24-kHz sample rate                            |
| 1  | 1  | 0  | -  | _  | _  | _  | _  | fs = 8-kHz sample rate                                   |
| 1  | 1  | 1  | -  | _  | _  | _  | _  | fs = 11.025/12-kHz sample rate                           |
| _  | -  | -  | 0  | 0  | 0  | _  | -  | MCLK frequency = 64 x f <sub>S</sub> <sup>(3)</sup>      |
| _  | -  | -  | 0  | 0  | 1  | _  | -  | MCLK frequency = 128 × f <sub>S</sub> <sup>(3)</sup>     |
| _  | -  | _  | 0  | 1  | 0  | -  | -  | MCLK frequency = 192 × f <sub>S</sub> <sup>(4)</sup>     |
| -  | -  | -  | 0  | 1  | 1  | _  | -  | MCLK frequency = 256 × f <sub>S</sub> <sup>(2) (5)</sup> |
| -  | 1  | -  | 1  | 0  | 0  | _  | -  | MCLK frequency = 384 × f <sub>S</sub>                    |
| _  | -  | _  | 1  | 0  | 1  | -  | -  | MCLK frequency = 512 × f <sub>S</sub>                    |
| _  | -  | _  | 1  | 1  | 0  | -  | -  | Reserved <sup>(1)</sup>                                  |
| _  | -  | _  | 1  | 1  | 1  | -  | -  | Reserved <sup>(1)</sup>                                  |
| _  | _  | -  | _  | _  | _  | 0  | _  | Reserved <sup>(1)</sup> (2)                              |
| _  | _  | _  | _  | _  | _  | _  | 0  | Reserved <sup>(1)</sup> (2)                              |

- Reserved registers should not be accessed.
- Default values are in **bold**.
- Only available for 44.1-kHz and 48-kHz rates. Rate only available for 32/44.1/48-kHz sample rates
- Not available at 8 kHz

### **DEVICE ID REGISTER (0x01)**

The device ID register contains the ID code for the firmware revision

### Table 2. Device ID Register (0x01)

| ſ | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION            |
|---|----|----|----|----|----|----|----|----|---------------------|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Identification code |



#### **ERROR STATUS REGISTER (0x02)**

The error bits are sticky and are not cleared by the hardware. This means that the software must clear the register (write zeroes) and then read them to determine if they are persistent errors.

#### **Error Definitions:**

- MCLK Error : MCLK frequency is changing. The number of MCLKs per LRCLK is changing.
- SCLK Error: The number of SCLKs per LRCLK is changing.
- · LRCLK Error: LRCLK frequency is changing.
- Frame Slip: LRCLK phase is drifting with respect to internal frame sync.

Table 3. Error Status Register (0x02)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 D0 FUNCTION |   | FUNCTION                                                         |
|----|----|----|----|----|----|----------------|---|------------------------------------------------------------------|
| 1  | -  | -  | -  | 1  | -  | _              | _ | MCLK error                                                       |
| -  | 1  | -  | -  | 1  | -  | _              | _ | PLL autolock error                                               |
| -  | -  | 1  | -  | -  | -  | _              | _ | SCLK error                                                       |
| -  | -  | -  | 1  | -  | -  | _              | _ | LRCLK error                                                      |
| _  | -  | -  | _  | 1  | _  | _              | _ | Frame slip                                                       |
| _  | -  | -  | _  | _  | 1  | _              | _ | Clip indicator                                                   |
| -  | -  | -  | _  | _  | _  | 1              | _ | Overcurrent, overtemperature, overvoltage or undervoltage errors |
| _  | -  | -  | _  | _  | _  | _              | 0 | Reserved                                                         |
| 0  | 0  | 0  | 0  | 0  | 0  | 0              | _ | No errors <sup>(1)</sup>                                         |

<sup>(1)</sup> Default values are in bold.

### **SYSTEM CONTROL REGISTER 1 (0x03)**

The system control register 1 has several functions:

Bit D7: If 0, the dc-blocking filter for each channel is disabled.

If 1, the dc-blocking filter (-3 dB cutoff < 1 Hz) for each channel is enabled (default).

Bit D5: If 0, use soft unmute on recovery from clock error. This is a slow recovery. Unmute takes the

same time as the volume ramp defined in register 0x0E.

If 1, use hard unmute on recovery from clock error (default). This is a fast recovery, a single step

volume ramp

Bits D1-D0: Select de-emphasis

Table 4. System Control Register 1 (0x03)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                |
|----|----|----|----|----|----|----|----|---------------------------------------------------------|
| 0  | -  | -  | _  | _  | _  | _  | _  | PWM high-pass (dc blocking) disabled                    |
| 1  | -  | -  | _  | _  | _  | _  | _  | PWM high-pass (dc blocking) enabled <sup>(1)</sup>      |
| -  | 0  | -  | -  | -  | _  | _  | -  | Reserved (1)                                            |
| -  | -  | 0  | -  | -  | _  | _  | -  | Soft unmute on recovery from clock error                |
| _  | -  | 1  | _  | _  | _  | _  | _  | Hard unmute on recovery from clock error <sup>(1)</sup> |
| _  | -  | -  | 0  | _  | _  | _  | _  | Reserved (1)                                            |
| -  | 1  | -  | -  | 0  | 1  | _  | -  | Reserved (1)                                            |
| -  | -  | -  | -  | -  | 0  | _  | -  | Reserved <sup>(1)</sup>                                 |
| _  | -  | _  | _  | -  | -  | 0  | 0  | No de-emphasis <sup>(1)</sup>                           |
| _  | -  | -  | _  | _  | _  | 0  | 1  | De-emphasis for f <sub>S</sub> = 32 kHz                 |
| _  | _  | -  | _  | _  | _  | 1  | 0  | De-emphasis for f <sub>S</sub> = 44.1 kHz               |
| _  | _  | _  | _  | _  | -  | 1  | 1  | De-emphasis for f <sub>S</sub> = 48 kHz                 |

<sup>(1)</sup> Default values are in bold.

## **SERIAL DATA INTERFACE REGISTER (0x04)**

As shown in Table 5, the TAS5721 supports nine serial data modes. The default is 24-bit, I<sup>2</sup>S mode,

Table 5. Serial Data Interface Control Register (0x04) Format

| RECEIVE SERIAL DATA INTERFACE FORMAT | WORD<br>LENGTH | D7-D4 | D3 | D2 | D1 | D0 |
|--------------------------------------|----------------|-------|----|----|----|----|
| Right-justified                      | 16             | 0000  | 0  | 0  | 0  | 0  |
| Right-justified                      | 20             | 0000  | 0  | 0  | 0  | 1  |
| Right-justified                      | 24             | 0000  | 0  | 0  | 1  | 0  |
| I <sup>2</sup> S                     | 16             | 000   | 0  | 0  | 1  | 1  |
| I <sup>2</sup> S                     | 20             | 0000  | 0  | 1  | 0  | 0  |
| I <sup>2</sup> S <sup>(1)</sup>      | 24             | 0000  | 0  | 1  | 0  | 1  |
| Left-justified                       | 16             | 0000  | 0  | 1  | 1  | 0  |
| Left-justified                       | 20             | 0000  | 0  | 1  | 1  | 1  |
| Left-justified                       | 24             | 0000  | 1  | 0  | 0  | 0  |
| Reserved                             |                | 0000  | 1  | 0  | 0  | 1  |
| Reserved                             |                | 0000  | 1  | 0  | 1  | 0  |
| Reserved                             |                | 0000  | 1  | 0  | 1  | 1  |
| Reserved                             |                | 0000  | 1  | 1  | 0  | 0  |
| Reserved                             |                | 0000  | 1  | 1  | 0  | 1  |
| Reserved                             |                | 0000  | 1  | 1  | 1  | 0  |
| Reserved                             |                | 0000  | 1  | 1  | 1  | 1  |

<sup>(1)</sup> Default values are in bold.



## **SYSTEM CONTROL REGISTER 2 (0x05)**

When bit D6 is set low, the system exits all channel shutdown and starts playing audio; otherwise, the outputs are shut down (hard mute).

Table 6. System Control Register 2 (0x05)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                                        |
|----|----|----|----|----|----|----|----|---------------------------------------------------------------------------------|
| 0  | _  | _  | 1  | -  | -  | -  | 1  | Mid-Z ramp disabled <sup>(1)</sup>                                              |
| 1  | -  | _  | ı  | _  | -  | -  | ı  | Mid-Z ramp enabled                                                              |
| _  | 0  | _  | _  | _  | -  | -  | _  | Exit all-channel shutdown (normal operation)                                    |
| -  | 1  | _  | 1  | -  | -  | -  | 1  | Enter all-channel shutdown (hard mute) <sup>(1)</sup>                           |
| -  | _  | _  | 1  | -  | 0  | -  | 1  | 2.0 mode [2.0 BTL] <sup>(1)</sup>                                               |
| -  | _  | _  | 1  | -  | 1  | -  | 1  | 2.1 mode [2 SE + 1 BTL]                                                         |
| _  | -  | -  | 1  | -  | -  | 0  | 1  | ADR/FAULT pin is configured as to serve as an address input only <sup>(1)</sup> |
| _  | _  | _  | -  | _  | _  | 1  | -  | ADR/FAULT pin is configured as fault output                                     |
| -  | _  | 0  | 0  | 0  | _  | _  | 0  | Reserved (1)                                                                    |

<sup>(1)</sup> Default values are in bold.

## **SOFT MUTE REGISTER (0x06)**

Writing a 1 to any of the following bits sets the output of the respective channel to 50% duty cycle (soft mute).

Table 7. Soft Mute Register (0x06)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                             |
|----|----|----|----|----|----|----|----|--------------------------------------|
| 0  | 0  | 0  | 0  | 0  | ı  | ı  | ı  | Reserved (1)                         |
| _  | _  | _  | ı  | 1  | 0  | ı  | ı  | Soft unmute channel 3 <sup>(1)</sup> |
| -  | _  | _  | -  | 1  | 1  | 1  | -  | Soft mute channel 3                  |
| -  | _  | _  | -  | 1  | ı  | 0  | ı  | Soft unmute channel 2 <sup>(1)</sup> |
| -  | _  | _  | -  | 1  | ı  | 1  | ı  | Soft mute channel 2                  |
| -  | _  | _  | -  | 1  | ı  | ı  | 0  | Soft unmute channel 1 <sup>(1)</sup> |
| _  | _  | _  | _  | -  | -  | _  | 1  | Soft mute channel 1                  |

<sup>(1)</sup> Default values are in **bold**.



### **VOLUME REGISTERS (0x07, 0x08, 0x09, 0x0A)**

Step size is 0.5 dB

Master volume - 0x07 (default is mute)
Channel-1 volume - 0x08 (default is 0 dB)
Channel-2 volume - 0x09 (default is 0 dB)
Channel-3 volume - 0x0A (default is 0 dB)

#### Table 8. Volume Registers (0x07, 0x08, 0x09, 0x0A)

| D<br>7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | D<br>0 | FUNCTION                                                 |  |  |  |  |
|--------|--------|--------|--------|--------|--------|--------|--------|----------------------------------------------------------|--|--|--|--|
| 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 24 dB                                                    |  |  |  |  |
| 0      | 0      | 1      | 1      | 0      | 0      | 0      | 0      | 0 dB (default for individual channel volume) (1)         |  |  |  |  |
| 1      | 1      | 1      | 1      | 1      | 1      | 1      | 0      | -103 dB                                                  |  |  |  |  |
| 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | Soft mute (default for the master volume) <sup>(1)</sup> |  |  |  |  |

<sup>(1)</sup> Default values are in bold.

## **VOLUME CONFIGURATION REGISTER (0x0E)**

Bits Volume slew rate (Used to control volume change and MUTE ramp rates). These bits control the D2–D0: number of steps in a volume ramp. Volume steps occur at a rate that depends on the sample rate of

the I2S data as follows:

Sample Rate (KHz) Approximate Ramp Rate

8/16/32 125 us/step 11.025/22.05/44.1 90.7 us/step 12/24/48 83.3 us/step

#### Table 9. Volume Control Register (0x0E)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                      |  |
|----|----|----|----|----|----|----|----|---------------------------------------------------------------|--|
| 1  | 1  | -  | 1  | 0  | 1  | -  | -  | Reserved (1)                                                  |  |
| -  | 0  | -  | 1  | 1  | 1  | -  | -  | Subchannel (ch4) volume = ch1 volume <sup>(2)(1)</sup>        |  |
| _  | 1  | -  | ı  | _  | ı  | -  | -  | Subchannel volume = register 0x0A <sup>(2)</sup>              |  |
| _  | 1  | 0  | ı  | _  | ı  | -  | -  | Ch3 volume = ch2 volume <sup>(1)</sup>                        |  |
| -  | 1  | 1  | 1  | _  | 1  | -  | -  | Ch3 volume = register 0x0A                                    |  |
| -  | _  | -  | -  | _  | 0  | 0  | 0  | Volume slew 512 steps (43-ms volume ramp time at 48 kHz)      |  |
| -  | 1  | -  | 1  | _  | 0  | 0  | 1  | Volume slew 1024 steps (85-ms volume ramp time at 48 kHz) (1) |  |
| _  | _  | -  | -  | _  | 0  | 1  | 0  | Volume slew 2048 steps (171- ms volume ramp time at 48 kHz)   |  |
| _  | -  | -  | -  | -  | 0  | 1  | 1  | Volume slew 256 steps (21-ms volume ramp time at 48 kHz)      |  |
| -  | 1  | -  | ı  | -  | 1  | Χ  | Х  | Reserved                                                      |  |

<sup>(1)</sup> Default values are in bold.

<sup>(2)</sup> Bits 6:5 can be changed only when volume is in MUTE [master volume = MUTE (register 0x07 = 0xFF)].



#### **MODULATION LIMIT REGISTER (0x10)**

The modulation limit is the maximum duty cycle of the PWM output waveform. It is important to note that for any applications with PVDD greater than 18 V, the maximum modulation index must be set to 93.8%.

Table 10. Modulation Limit Register (0x10)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | MODULATION LIMIT            |
|----|----|----|----|----|----|----|----|-----------------------------|
| _  | _  | _  | _  | -  | 0  | 0  | 0  | 99.2%                       |
| _  | _  | _  | _  | _  | 0  | 0  | 1  | 98.4%                       |
| -  | _  | _  | -  | _  | 0  | 1  | 0  | <b>97.7%</b> <sup>(1)</sup> |
| _  | -  | -  | -  | -  | 0  | 1  | 1  | 96.9%                       |
| -  | _  | _  | -  | _  | 1  | 0  | 0  | 96.1%                       |
| -  | _  | _  | -  | _  | 1  | 0  | 1  | 95.3%                       |
| 1  | _  | _  | _  | _  | 1  | 1  | 0  | 94.5%                       |
| _  | _  | _  | _  | _  | 1  | 1  | 1  | 93.8%                       |
| 0  | 0  | 0  | 0  | 0  | -  | _  | _  | RESERVED                    |

<sup>(1)</sup> Default values are in **bold**.

### INTERCHANNEL DELAY REGISTERS (0x11, 0x12, 0x13, and 0x14)

Internal PWM channels 1, 2,  $\overline{1}$ , and  $\overline{2}$  are mapped into registers 0x11, 0x12, 0x13, and 0x14.

**Table 11. Channel Interchannel Delay Register Format** 

| SUBADDRESS | D7                              | D6 | D5 | D4 | D3 | D2 | D1                                    | D0 | Delay = (value) × 4 DCLKs                   |  |
|------------|---------------------------------|----|----|----|----|----|---------------------------------------|----|---------------------------------------------|--|
| 0x11       | 1                               | 0  | 1  | 0  | 1  | 1  | _                                     | _  | Default value for channel 1 <sup>(1)</sup>  |  |
| 0x12       | 0                               | 1  | 0  | 1  | 0  | 1  | -                                     | -  | Default value for channel 2 <sup>(1)</sup>  |  |
| 0x13       | 1                               | 0  | 1  | 0  | 1  | 1  | -                                     | -  | Default value for channel 1 (1)             |  |
| 0x14       | 0                               | 1  | 0  | 1  | 0  | 1  | _                                     | _  | Default value for channel 2 (1)             |  |
|            | RANGE OF VALUES FOR 0x11 - 0x14 |    |    |    |    |    |                                       |    |                                             |  |
|            | 0 0 0 0                         |    | 0  | 0  | -  | -  | Minimum absolute delay, 0 DCLK cycles |    |                                             |  |
|            | 0                               | 1  | 1  | 1  | 1  | 1  | -                                     | -  | Maximum positive delay, 31 x 4 DCLK cycles  |  |
|            | 1                               | 0  | 0  | 0  | 0  | 0  | _                                     | _  | Maximum negative delay, -32 x 4 DCLK cycles |  |
|            |                                 |    |    |    |    |    | 0                                     | 0  | RESERVED                                    |  |

<sup>(1)</sup> Default values are in **bold**.

The ICD settings have high impact on audio performance (for example, dynamic range, THD+N, crosstalk, and so forth). Therefore, appropriate ICD settings must be used. By default, the device has ICD settings for AD mode. If used in BD mode, then update these registers before coming out of all-channel shutdown.

| REGISTER | AD MODE | BD MODE |
|----------|---------|---------|
| 0x11     | AC      | B8      |
| 0x12     | 54      | 60      |
| 0x13     | AC      | A0      |
| 0x14     | 54      | 48      |

# **PWM SHUTDOWN GROUP REGISTER (0x19)**

Settings of this register determine which PWM channels are active. The value should be 0x30 for BTL mode and 0x3A for PBTL mode. The default value of this register is 0x30. The functionality of this register is tied to the state of bit D6 in the system control register.

This register defines which channels belong to the shutdown group (SDG). If a 1 is set in the shutdown group register, that particular channel is **not** started following an exit *out of all-channel shutdown* command (if bit D6 is set to 0 in system control register 2, 0x05).

**Table 12. Shutdown Group Register** 

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                             |
|----|----|----|----|----|----|----|----|------------------------------------------------------|
| 0  | -  | -  | _  | _  | _  | _  | _  | Reserved <sup>(1)</sup>                              |
| -  | 0  | -  | _  | -  | _  | _  | -  | Reserved <sup>(1)</sup>                              |
| -  | -  | 1  | _  | -  | _  | _  | -  | Reserved (1)                                         |
| -  | -  | -  | 1  | -  | _  | _  | -  | Reserved (1)                                         |
| _  | -  | -  | _  | 0  | _  | _  | _  | PWM channel 4 does not belong to shutdown group. (1) |
| -  | 1  | 1  | _  | 1  | -  | -  | -  | PWM channel 4 belongs to shutdown group.             |
| -  | 1  | 1  | _  | -  | 0  | -  | -  | PWM channel 3 does not belong to shutdown group. (1) |
| -  | -  | -  | _  | -  | 1  | _  | -  | PWM channel 3 belongs to shutdown group.             |
| -  | -  | -  | _  | _  | _  | 0  | _  | PWM channel 2 does not belong to shutdown group. (1) |
| -  | 1  | 1  | _  | -  | -  | 1  | -  | PWM channel 2 belongs to shutdown group.             |
| _  | _  | _  | _  | _  | _  | _  | 0  | PWM channel 1 does not belong to shutdown group. (1) |
| _  | ı  | ı  | -  | _  | _  | _  | 1  | PWM channel 1 belongs to shutdown group.             |

<sup>(1)</sup> Default values are in bold.

# START/STOP PERIOD REGISTER (0x1A)

This register is used to control the soft-start and soft-stop period following an enter/exit all channel shut down command or change in the PDN state. This helps reduce pops and clicks at start-up and shutdown. The times are only approximate and vary depending on device activity level and I<sup>2</sup>S clock stability.

Table 13. Start/Stop Period Register (0x1A)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                 |  |
|----|----|----|----|----|----|----|----|----------------------------------------------------------|--|
| 0  | -  | _  | _  | _  | -  | _  | _  | SSTIMER enabled <sup>(1)</sup>                           |  |
| 1  | -  | -  | _  | _  | -  | _  | _  | SSTIMER disabled                                         |  |
| _  | 0  | 0  | -  | _  | -  | _  | _  | Reserved (1)                                             |  |
| _  | -  | _  | 0  | 0  | _  | _  | _  | No 50% duty cycle start/stop period                      |  |
| -  | 1  | -  | 0  | 1  | 0  | 0  | 0  | 16.5-ms 50% duty cycle start/stop period                 |  |
| -  | 1  | 1  | 0  | 1  | 0  | 0  | 1  | 23.9-ms 50% duty cycle start/stop period                 |  |
| _  | 1  | 1  | 0  | 1  | 0  | 1  | 0  | 31.4-ms 50% duty cycle start/stop period                 |  |
| _  | 1  | 1  | 0  | 1  | 0  | 1  | 1  | 40.4-ms 50% duty cycle start/stop period                 |  |
| _  | 1  | 1  | 0  | 1  | 1  | 0  | 0  | 53.9-ms 50% duty cycle start/stop period                 |  |
| -  | ı  | 1  | 0  | 1  | 1  | 0  | 1  | 70.3-ms 50% duty cycle start/stop period                 |  |
| _  | ı  | ı  | 0  | 1  | 1  | 1  | 0  | 94.2-ms 50% duty cycle start/stop period                 |  |
| -  | ı  | ı  | 0  | 1  | 1  | 1  | 1  | 125.7-ms 50% duty cycle start/stop period <sup>(1)</sup> |  |
| -  | ı  | ı  | 1  | 0  | 0  | 0  | 0  | 164.6-ms 50% duty cycle start/stop period                |  |
| _  | ı  | ı  | 1  | 0  | 0  | 0  | 1  | 239.4-ms 50% duty cycle start/stop period                |  |
| _  | ı  | ı  | 1  | 0  | 0  | 1  | 0  | 314.2-ms 50% duty cycle start/stop period                |  |
| _  | -  | _  | 1  | 0  | 0  | 1  | 1  | 403.9-ms 50% duty cycle start/stop period                |  |
| _  | ı  | ı  | 1  | 0  | 1  | 0  | 0  | 538.6-ms 50% duty cycle start/stop period                |  |
| _  | -  | _  | 1  | 0  | 1  | 0  | 1  | 703.1-ms 50% duty cycle start/stop period                |  |
| _  | _  | -  | 1  | 0  | 1  | 1  | 0  | 942.5-ms 50% duty cycle start/stop period                |  |
| _  | -  | _  | 1  | 0  | 1  | 1  | 1  | 1256.6-ms 50% duty cycle start/stop period               |  |
| _  | _  | _  | 1  | 1  | 0  | 0  | 0  | 1728.1-ms 50% duty cycle start/stop period               |  |
| _  | _  | -  | 1  | 1  | 0  | 0  | 1  | 2513.6-ms 50% duty cycle start/stop period               |  |
| _  | _  | -  | 1  | 1  | 0  | 1  | 0  | 3299.1-ms 50% duty cycle start/stop period               |  |
| _  | _  | -  | 1  | 1  | 0  | 1  | 1  | 4241.7-ms 50% duty cycle start/stop period               |  |
| _  | _  | _  | 1  | 1  | 1  | 0  | 0  | 5655.6-ms 50% duty cycle start/stop period               |  |
| _  | _  | -  | 1  | 1  | 1  | 0  | 1  | 7383.7-ms 50% duty cycle start/stop period               |  |
| _  | _  | -  | 1  | 1  | 1  | 1  | 0  | 9897.3-ms 50% duty cycle start/stop period               |  |
| _  | _  | -  | 1  | 1  | 1  | 1  | 1  | 13,196.4-ms 50% duty cycle start/stop period             |  |

<sup>(1)</sup> Default values are in **bold**.

# **OSCILLATOR TRIM REGISTER (0x1B)**

The TAS5721 PWM processor contains an internal oscillator to support autodetect of I<sup>2</sup>S clock rates. This reduces system cost because an external reference is not required. TI recommends a reference resistor value of that shown in the Typical Application Circuit Diagrams. The circuit that uses this resistor should be calibrated or trimmed after each time the device is reset.

Writing 0x00 to register 0x1B enables the trim that was programmed at the factory. It is important to note that after writing the value 0x00 to the trim register, the register will report he value 0x00, to indicate the trim process is complete.

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                              |  |  |  |
|----|----|----|----|----|----|----|----|-----------------------------------------------------------------------|--|--|--|
| 1  | -  | _  | 1  | -  | -  | -  | -  | Reserved (1)                                                          |  |  |  |
| _  | 0  | _  | _  | _  | _  | _  | _  | Oscillator trim not done (read-only) (1)                              |  |  |  |
| -  | 1  | _  | -  | -  | -  | -  | -  | Oscillator trim done (read only)                                      |  |  |  |
| -  | _  | 0  | 0  | 0  | 0  | -  | -  | Reserved (1)                                                          |  |  |  |
| -  | _  | _  | -  | -  | -  | 0  | -  | Select factory trim (Write a 0 to select factory trim; default is 1.) |  |  |  |
| _  | _  | _  | _  | _  | _  | 1  | _  | Factory trim disabled <sup>(1)</sup>                                  |  |  |  |
| _  | _  | _  | _  | _  | _  | _  | 0  | Reserved (1)                                                          |  |  |  |

Table 14. Oscillator Trim Register (0x1B)

# **BKND\_ERR REGISTER (0x1C)**

When a backend error signal is received from the internal power stage, the power stage is reset stopping all PWM activity. Subsequently, the modulator waits approximately for the time listed in Table 15 before attempting to restart the power stage.

| Tabl | e 15. BK | ND_ERR | Register | (0x1C)(1) |
|------|----------|--------|----------|-----------|
| 5    |          |        |          | ELINICTI  |

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                          |  |  |
|----|----|----|----|----|----|----|----|---------------------------------------------------|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | Χ  | Reserved                                          |  |  |
| _  | _  | ı  | ı  | 0  | 0  | 1  | 0  | et back-end reset period to 299 ms <sup>(2)</sup> |  |  |
| _  | _  | ı  | ı  | 0  | 0  | 1  | 1  | Set back-end reset period to 449 ms               |  |  |
| _  | _  | _  | -  | 0  | 1  | 0  | 0  | Set back-end reset period to 598 ms               |  |  |
| _  | _  | 1  | ı  | 0  | 1  | 0  | 1  | Set back-end reset period to 748 ms               |  |  |
| _  | _  | 1  | ı  | 0  | 1  | 1  | 0  | Set back-end reset period to 898 ms               |  |  |
| _  | _  | ı  | ı  | 0  | 1  | 1  | 1  | Set back-end reset period to 1047 ms              |  |  |
| _  | _  | ı  | ı  | 1  | 0  | 0  | 0  | Set back-end reset period to 1197 ms              |  |  |
| _  | _  | _  | -  | 1  | 0  | 0  | 1  | Set back-end reset period to 1346 ms              |  |  |
| _  | _  | _  | -  | 1  | 0  | 1  | Х  | Cat hook and react natiod to 1406 mg              |  |  |
| _  | _  | _  | -  | 1  | 1  | X  | Χ  | Set back-end reset period to 1496 ms              |  |  |

<sup>(1)</sup> This register can be written only with a non-reserved value. Also this register can be only be written once after the device is reset. If a different value is desired, the device must be reset before changing 0x1C again.

<sup>(1)</sup> Default values are in bold.

<sup>(2)</sup> Default values are in bold.



# **INPUT MULTIPLEXER REGISTER (0x20)**

This register controls the modulation scheme (AD or BD mode) as well as the routing of  $I^2S$  audio to the internal channels.

Table 16. Input Multiplexer Register (0x20)

| D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | FUNCTION                               |
|-----|-----|-----|-----|-----|-----|-----|-----|----------------------------------------|
| 0   | 0   | 0   | 0   | 0   | -   | -   | -   | Reserved (1)                           |
|     |     |     |     |     | 0   |     |     | Polarity of Ch3 is not inverted        |
|     |     |     |     |     | 1   |     |     | Polarity of Ch3 is inverted            |
|     |     |     |     |     |     | 0   |     | Polarity of Ch2 is not inverted        |
|     |     |     |     |     |     | 1   |     | Polarity of Ch2 is inverted            |
|     |     |     |     |     |     |     | 0   | Polarity of Ch1 is not inverted        |
|     |     |     |     |     |     |     | 1   | Polarity of Ch1 is inverted            |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | FUNCTION                               |
| 0   | _   | _   | _   | _   | _   | _   | _   | Channel-1 AD mode <sup>(1)</sup>       |
| 1   | _   | _   | _   | _   | _   | _   | _   | Channel-1 BD mode                      |
| _   | 0   | 0   | 0   | _   | _   | _   | _   | SDIN-L to channel 1 <sup>(1)</sup>     |
| -   | 0   | 0   | 1   | -   | _   | -   | _   | SDIN-R to channel 1                    |
| -   | 0   | 1   | 0   | -   | _   | -   | _   | Reserved                               |
| -   | 0   | 1   | 1   | -   | _   | _   | _   | Reserved                               |
| -   | 1   | 0   | 0   | -   | _   | _   | _   | Reserved                               |
| -   | 1   | 0   | 1   | _   | _   | _   | _   | Reserved                               |
| _   | 1   | 1   | 0   | _   | _   | _   | _   | Ground (0) to channel 1                |
| _   | 1   | 1   | 1   | _   | _   | _   | _   | Reserved                               |
| _   | _   | _   | _   | 0   | _   | _   | _   | Channel 2 AD mode (1)                  |
| _   | _   | _   | _   | 1   | _   | _   | _   | Channel 2 BD mode                      |
| _   | _   | _   | _   | _   | 0   | 0   | 0   | SDIN-L to channel 2                    |
| _   | _   | _   | _   | _   | 0   | 0   | 1   | SDIN-R to channel 2 <sup>(1)</sup>     |
|     | _   | _   | _   | _   | 0   | 1   | 0   | Reserved                               |
| _   | _   | -   | _   | -   | 0   | 1   | 1   | Reserved                               |
| _   | _   | -   | _   | -   | 1   | 0   | 0   | Reserved                               |
| -   | _   | -   | _   | -   | 1   | 0   | 1   | Reserved                               |
| -   | _   | -   | _   | -   | 1   | 1   | 0   | Ground (0) to channel 2                |
|     | _   | _   | _   | _   | 1   | 1   | 1   | Reserved                               |
| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | FUNCTION                               |
| 0   | 1   | 1   | 1   | 0   | 1   | 1   | 1   | Reserved (1)                           |
| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | FUNCTION                               |
|     |     |     |     | 0   |     |     |     | Sub channel in 2.1 mode, AD modulation |
|     |     |     |     | 1   |     |     |     | Sub channel in 2.1 mode, BD modulation |
| 0   | 1   | 1   | 1   | -   | 0   | 1   | 0   | Reserved (1)                           |

<sup>(1)</sup> Default values are in **bold**.

# **CHANNEL 4 SOURCE SELECT REGISTER (0x21)**

This register selects the channel 4 source.

Table 17. Subchannel Control Register (0x21)

| D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | FUNCTION                            |
|-----|-----|-----|-----|-----|-----|-----|-----|-------------------------------------|
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | Reserved <sup>(1)</sup>             |
|     | 1   | 1   | 1   | 1   | 1   | 1   | _   |                                     |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | FUNCTION                            |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | Reserved (1)                        |
|     |     | 1   |     |     | 1   |     |     |                                     |
| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | FUNCTION                            |
| 0   | 1   | 0   | 0   | 0   | 0   | 1   |     | Reserved (1)                        |
| _   | _   | -   | _   | _   | _   | _   | 0   | (L + R)/2                           |
| _   | _   | _   | _   | _   | _   | _   | 1   | Left-channel post-BQ <sup>(1)</sup> |
|     |     |     |     |     |     |     |     |                                     |
| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | FUNCTION                            |
| 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1   | Reserved (1)                        |
|     |     |     |     |     |     |     |     |                                     |

<sup>(1)</sup> Default values are in bold.

# **PWM OUTPUT MUX REGISTER (0x25)**

This DAP output mux selects which internal PWM channel is output to the external pins. Any channel can be output to any external output pin.

Bits D21–D20: Selects which PWM channel is output to OUT\_A
Bits D17–D16: Selects which PWM channel is output to OUT\_B
Bits D13–D12: Selects which PWM channel is output to OUT\_C
Bits D09–D08: Selects which PWM channel is output to OUT\_D

Note that channels are encoded so that channel 1 = 0x00, channel 2 = 0x01, ..., channel 4 = 0x03. See for details.

Table 18. PWM Output Mux Register (0x25)

| D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | FUNCTION                                |
|-----|-----|-----|-----|-----|-----|-----|-----|-----------------------------------------|
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | Reserved <sup>(1)</sup>                 |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | FUNCTION                                |
| 0   | 0   | _   | -   | -   | _   | _   | -   | Reserved <sup>(1)</sup>                 |
| _   | ı   | 0   | 0   | 1   | _   | _   | ı   | Multiplex PWM 1 to OUT_A <sup>(1)</sup> |
| _   | -   | 0   | 1   | -   | -   | _   | -   | Multiplex PWM 2 to OUT_A                |
| _   | ı   | 1   | 0   | ı   | -   | _   | ı   | Multiplex PWM 3 to OUT_A                |
| _   | ı   | 1   | 1   | ı   | -   | _   | ı   | Multiplex PWM 4 to OUT_A                |
| _   | ı   | -   | -   | 0   | 0   | -   | ı   | Reserved (1)                            |
| _   | ı   | _   | -   | ı   | -   | 0   | 0   | Multiplex PWM 1 to OUT_B                |
| _   | -   | _   | -   | -   | -   | 0   | 1   | Multiplex PWM 2 to OUT_B                |
| _   | ı   | _   | -   | ı   | -   | 1   | 0   | Multiplex PWM 3 to OUT_B (1)            |
| _   | ı   | _   | -   | ı   | _   | 1   | 1   | Multiplex PWM 4 to OUT_B                |
| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | FUNCTION                                |
| 0   | 0   | _   | _   | -   | _   | _   | 1   | Reserved (1)                            |
| _   | -   | 0   | 0   | -   | _   | -   | 1   | Multiplex PWM 1 to OUT_C                |
| _   | _   | 0   | 1   | _   | _   | _   | -   | Multiplex PWM 2 to OUT_C <sup>(1)</sup> |

<sup>(1)</sup> Default values are in **bold**.

ZHCS340 - JULY 2012

www.ti.com.cn



# Table 18. PWM Output Mux Register (0x25) (continued)

| -       | -  | -       | -       | -       | -  | 0       | 0 1           | Multiplex PWM 1 to OUT_D  Multiplex PWM 2 to OUT_D     |
|---------|----|---------|---------|---------|----|---------|---------------|--------------------------------------------------------|
| _       | _  | _       | _       | _       | _  | 1       | 0<br><b>1</b> | Multiplex PWM 3 to OUT_D  Multiplex PWM 4 to OUT_D (1) |
| D7<br>0 | D6 | D5<br>0 | D4<br>0 | D3<br>0 | D2 | D1<br>0 | D0            | FUNCTION Reserved <sup>(1)</sup>                       |

# **DRC CONTROL (0x46)**

Each DRC can be enabled independently using the DRC control register. The DRCs are disabled by default.

# **Table 19. DRC Control Register**

| D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | FUNCTION                                                   |
|-----|-----|-----|-----|-----|-----|-----|-----|------------------------------------------------------------|
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | Reserved (1)                                               |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | FUNCTION                                                   |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | Reserved (1)                                               |
| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | FUNCTION                                                   |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | Reserved (1)                                               |
| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | FUNCTION                                                   |
| 0   | 0   | -   | _   | _   | _   | _   | _   | Reserved (1)                                               |
| _   | _   | 0   | _   | _   | _   | _   | -   | Disable complementary (1–H) low-pass filter generation (1) |
| _   | _   | 1   | _   | _   | _   | _   | _   | Enable complementary (1–H) low-pass filter generation      |
| _   | _   | 1   | 0   | _   | -   | _   | _   |                                                            |
| _   | -   | _   | 1   | _   | _   | _   | _   |                                                            |
|     |     |     |     | 0   | 0   |     |     | Reserved (1)                                               |
| _   | -   | -   | -   | _   | _   | 0   | -   | DRC2 turned OFF <sup>(1)</sup>                             |
|     | -   | _   | _   | _   | _   | 1   | -   | DRC2 turned ON                                             |
| _   | _   | _   | _   | _   | _   | _   | 0   | DRC1 turned OFF <sup>(1)</sup>                             |
| _   | _   | _   | _   | _   | _   | _   | 1   | DRC1 turned ON                                             |

<sup>(1)</sup> Default values are in **bold**.

# **BANK SWITCH AND EQ CONTROL (0x50)**

The bank switching feature is described in detail in section BANK SWITCHING.



# Table 20. Bank Switching Command

| D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | FUNCTION                                                                      |
|-----|-----|-----|-----|-----|-----|-----|-----|-------------------------------------------------------------------------------|
| 0   | -   | _   | -   | -   | _   | _   | _   | 32 kHz, does not use bank 3 <sup>(1)</sup>                                    |
| 1   | _   |     |     | _   | _   | _   |     | 32 kHz, uses bank 3                                                           |
| _   | 0   |     |     | _   | _   | _   |     | Reserved <sup>(1)</sup>                                                       |
|     | _   | 0   |     | _   | _   | _   |     | Reserved <sup>(1)</sup>                                                       |
| _   |     | _   | 0   | _   | _   | _   |     | 44.1/48 kHz, does not use bank 3 <sup>(1)</sup>                               |
|     | _   |     | 1   | _   | _   | _   |     | 44.1/48 kHz, uses bank 3                                                      |
| _   |     |     | -   | 0   | _   | _   |     | 16 kHz, does not use bank 3                                                   |
|     |     |     | _   | 1   | _   |     |     | 16 kHz, uses bank 3 <sup>(1)</sup>                                            |
| _   | -   |     |     | _   | 0   | _   |     | 22.025/24 kHz, does not use bank 3                                            |
|     |     |     |     | _   | 1   | _   |     | 22.025/24 kHz, uses bank 3 <sup>(1)</sup>                                     |
| _   | -   |     |     | _   | _   | 0   |     | 8 kHz, does not use bank 3                                                    |
| _   | -   |     |     | _   | _   | 1   |     | 8 kHz, uses bank 3 <sup>(1)</sup>                                             |
|     |     |     |     |     |     | _   | 0   | 11.025 kHz/12, does not use bank 3                                            |
| _   |     |     |     | _   | _   | _   | 1   | 11.025 kHz/12, does not use bank 3  11.025/12 kHz, uses bank 3 <sup>(1)</sup> |
|     |     |     |     |     |     |     |     |                                                                               |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | FUNCTION                                                                      |
| 0   | -   | -   | -   | _   | -   | -   | -   | 32 kHz, does not use bank 2 <sup>(1)</sup>                                    |
| 1   | _   | _   | _   | _   | _   | _   | -   | 32 kHz, uses bank 2                                                           |
|     | 1   | _   | _   | _   | _   | _   | -   | Reserved (1)                                                                  |
| _   | _   | 1   | _   | _   | _   | _   | -   | Reserved (1)                                                                  |
| _   | _   | _   | 0   | _   | -   | -   | -   | 44.1/48 kHz, does not use bank 2                                              |
| _   | -   | -   | 1   | -   | -   | -   | -   | 44.1/48 kHz, uses bank 2 <sup>(1)</sup>                                       |
| _   | _   | _   | _   | 0   | _   | _   | -   | 16 kHz, does not use bank 2 <sup>(1)</sup>                                    |
| _   | _   | _   | _   | 1   | _   | _   | -   | 16 kHz, uses bank 2                                                           |
|     |     |     | _   | _   | 0   | _   | -   | 22.025/24 kHz, does not use bank 2 <sup>(1)</sup>                             |
|     |     |     | _   | _   | 1   | _   | -   | 22.025/24 kHz, uses bank 2                                                    |
|     | -   | _   | -   | _   | _   | 0   | -   | 8 kHz, does not use bank 2 (1)                                                |
| _   | -   | -   | -   | _   | _   | 1   | _   | 8 kHz, uses bank 2                                                            |
| _   | -   | -   | -   | _   | _   | _   | 0   | 11.025/12 kHz, does not use bank 2 <sup>(1)</sup>                             |
|     | _   |     | _   | _   | _   | _   | 1   | 11.025/12 kHz, uses bank 2                                                    |
| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | FUNCTION                                                                      |
| 0   | 1   | -   | ı   | _   | -   | -   | I   | 32 kHz, does not use bank 1                                                   |
| 1   | ı   | -   | ı   | _   | -   | -   | I   | 32 kHz, uses bank 1 <sup>(1)</sup>                                            |
| -   | 0   | -   | ı   | _   | -   | -   | ı   | Reserved <sup>(1)</sup>                                                       |
| _   | ı   | 0   | ı   | _   | -   | -   | ı   | Reserved <sup>(1)</sup>                                                       |
| _   | ı   | -   | 0   | _   | -   | _   | ı   | 44.1/48 kHz, does not use bank 1 <sup>(1)</sup>                               |
| _   | 1   | -   | 1   | _   | -   | -   | I   | 44.1/48 kHz, uses bank 1                                                      |
| _   | ١   | -   | ١   | 0   | -   | -   | ı   | 16 kHz, does not use bank 1 <sup>(1)</sup>                                    |
| _   | ١   | -   | ١   | 1   | -   | -   | ı   | 16 kHz, uses bank 1                                                           |
| _   | ١   | -   | ١   | _   | 0   | -   | ı   | 22.025/24 kHz, does not use bank 1 <sup>(1)</sup>                             |
| _   | 1   | _   | 1   | _   | 1   | -   | ı   | 22.025/24 kHz, uses bank 1                                                    |
| _   | 1   | _   | 1   | _   | -   | 0   | ı   | 8 kHz, does not use bank 1 <sup>(1)</sup>                                     |
| _   | _   | -   | ١   | _   | -   | 1   | ı   | 8 kHz, uses bank 1                                                            |
| _   | ١   | -   | ١   | _   | -   | -   | 0   | 11.025/12 kHz, does not use bank 1 <sup>(1)</sup>                             |
| _   | -   | _   | 1   | _   | _   | _   | 1   | 11.025/12 kHz, uses bank 1                                                    |

<sup>(1)</sup> Default values are in **bold**.



# Table 20. Bank Switching Command (continued)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                                                                                                                                    |
|----|----|----|----|----|----|----|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0  |    |    |    |    |    |    |    | EQ ON                                                                                                                                                                       |
| 1  | -  | _  | _  | _  | -  | _  | -  | EQ OFF (bypass BQ 0-7 of channels 1 and 2)                                                                                                                                  |
| _  | 0  | _  | _  | _  | _  | _  | _  | Reserved (2)                                                                                                                                                                |
| _  | _  | 0  | _  | _  | _  | _  | _  | Ignore bank-mapping in bits D31–D8.Use default mapping. (2)                                                                                                                 |
|    |    | 1  |    |    |    |    |    | Use bank-mapping in bits D31–D8.                                                                                                                                            |
| _  | -  | _  | 0  | _  | _  | _  | -  | L and R can be written independently. (2)                                                                                                                                   |
| _  | _  | _  | 1  | _  | _  | _  | -  | L and R are ganged for EQ biquads; a write to left-channel BQ is also written to right-channel BQ. (0x29–0x2F is ganged to 0x30–0x36.Also 0x58–0x5B is ganged to 0x5C–0x5F) |
| _  | _  | _  | _  | 0  | _  | _  | _  | Reserved <sup>(2)</sup>                                                                                                                                                     |
| _  | _  | _  | _  | _  | 0  | 0  | 0  | No bank switching. All configuration of the BiQuads are applied directly to the DAP <sup>(2)</sup>                                                                          |
| _  | _  | _  | _  | _  | 0  | 0  | 1  | Configure bank 1 (32 kHz by default)                                                                                                                                        |
| _  | -  | _  | _  | _  | 0  | 1  | 0  | Configure bank 2 (44.1/48 kHz by default)                                                                                                                                   |
| _  | _  | _  | _  | _  | 0  | 1  | 1  | Configure bank 3 (other sample rates by default)                                                                                                                            |
| _  | _  | _  | _  | _  | 1  | 0  | 0  | Automatic bank selection                                                                                                                                                    |
| _  | _  | _  | _  | _  | 1  | 0  | 1  | Reserved                                                                                                                                                                    |
| _  | _  | _  | _  | _  | 1  | 1  | Х  | Reserved                                                                                                                                                                    |

<sup>(2)</sup> Default values are in **bold**.

#### **DETAILED DESCRIPTION AND THEORY OF OPERATION**

#### **POWER SUPPLY**

To facilitate system design, the TAS5721 needs only a 3.3-V supply in addition to the PVDD power-stage supply. The required sequencing of the power supplies is shown in the Recommended Use Model section. An internal voltage regulator provides suitable voltage levels for the gate drive circuitry. Additionally, all circuitry requiring a floating voltage supply, for example, the high-side gate drive, is accommodated by built-in bootstrap circuitry requiring only a few external capacitors.

In order to provide good electrical and acoustical characteristics, the PWM signal path for the output stage is designed as identical, independent half-bridges. For this reason, each half-bridge has separate bootstrap pins (BSTRPx) and power-stage supply pins (PVDD). The gate drive voltage (GVDD\_REG) is derived from the PVDD voltage. Special attention should be paid to placing all decoupling capacitors as close to their associated pins as possible. In general, inductance between the power-supply pins and decoupling capacitors must be avoided.

For a properly functioning bootstrap circuit, a small ceramic capacitor must be connected from each bootstrap pin (BSTRPx) to the power-stage output pin (SPK\_OUTx). When the power-stage output is low, the bootstrap capacitor is charged through an internal diode connected between the gate-drive regulator output pin (GVDD\_X) and the bootstrap pin. When the power-stage output is high, the bootstrap capacitor potential is shifted above the output potential and thus provides a suitable voltage supply for the high-side gate driver. As shown in the Typical Application Circuits section, it is recommended to use ceramic capacitors, for the bootstrap supply pins. These capacitors ensure sufficient energy storage, even during minimal PWM duty cycles, to keep the high-side power stage FET (LDMOS) fully turned on during the remaining part of the PWM cycle.

Special attention should be paid to the power-stage power supply; this includes component selection, PCB placement, and routing. As indicated, each half-bridge has independent power-stage supply pins (PVDD). For optimal electrical performance, EMI compliance, and system reliability, it is important that each PVDD pin is decoupled with a ceramic capacitor placed as close as possible to each supply pin, as shown in the Typical Application Circuits section.

The TAS5721 is fully protected against erroneous power-stage turn-on due to parasitic gate charging.

## I<sup>2</sup>C Address Selection and Fault Output

ADR/FAULT is an input pin during power up. It can be pulled HIGH or LOW through a resistor as shown in the Typical Application Circuits section in order to set the I<sup>2</sup>C address. Pulling this pin HIGH through the resistor results in setting the I<sup>2</sup>C 7-bit address to 0011011 (0x36), and pulling it LOW through the resistor results in setting the address to 0011010 (0x34).

During power up, the address of the device is latched in, freeing up the ADR/FAULT pin to be used as a fault notification output. When configured as a fault output, the pin will go low when a fault occurs and will return to it's default state when register 0x02 is cleared. The device will pull the fault pin low for over-current, over-temperature, over-voltage lock-out, and under-voltage lock-out.

#### **DEVICE PROTECTION SYSTEM**

# **Overcurrent (OC) Protection With Current Limiting**

The device has independent, fast reacting current detectors on all high-side and low-side power-stage FETs. The detector outputs are closely monitored by a protection system. If the high-current condition situation persists, a protection system triggers a latching shutdown, resulting in the power stage being set in the high-impedance (Hi-Z) state. After the power stage enters into this state, the power stage will attempt to restart after a period of time defined in register 0x1C. If the high-current condition persists, the device will begin the shutdown and retry sequence again. The device will return to normal operation once the fault condition is removed. Current limiting and overcurrent protection are not independent for half-bridges. That is, if the bridge-tied load between half-bridges A and B causes an overcurrent fault, half-bridges A, B, C, and D are shut down.



#### **Overtemperature Protection**

The TAS5721 has an overtemperature-protection system. If the device junction temperature exceeds 150°C (nominal), the device is put into thermal shutdown, resulting in all half-bridge outputs being set in the high-impedance (Hi-Z) state and ADR/FAULT, if configured as an output, being asserted low. The TAS5721 recovers automatically once the temperature drops approximately 30 °C.

## Undervoltage Protection (UVP) and Power-On Reset (POR)

The UVP and POR circuits of the TAS5721 fully protect the device in any power-up/down and brownout situation. While powering up, the POR circuit ensures that all circuits are fully operational when the PVDD and AVDD supply voltages reach 4.1 V and 2.7 V, respectively. Although PVDD and AVDD are independently monitored, a supply voltage drop below the UVP threshold on AVDD or on either PVDD pin results in all half-bridge outputs immediately being set in the high-impedance (Hi-Z) state and ADR/FAULT, if configured as an output, being asserted low.

## **CLOCK, AUTO DETECTION, AND PLL**

The TAS5721 is a slave device. It accepts MCLK, SCLK, and LRCLK. The digital audio processor (DAP) supports all the sample rates and MCLK rates that are defined in the Clock Control Register section.

The TAS5721 checks to verify that SCLK is a specific value of 32  $f_S$ , 48  $f_S$ , or 64  $f_S$ . The DAP only supports a 1  $\times$   $f_S$  LRCLK. The timing relationship of these clocks to SDIN is shown in subsequent sections. The clock section uses MCLK or the internal oscillator clock (when MCLK is unstable, out of range, or absent) to produce the internal clock (DCLK) running at 512 times the PWM switching frequency.

The DAP can autodetect and set the internal clock control logic to the appropriate settings for all supported clock rates as defined in the clock control register.

TAS5721 has robust clock error handling that uses the built-in trimmed oscillator clock to quickly detect changes/errors. Once the system detects a clock change/error, it will mute the audio (through a single step mute) and then force PLL to operate in a reduced capacity using the internal oscillator as a reference clock. Once the clocks are stable, the system will auto detect the new rate and revert to normal operation. During this process, the default volume will be restored in a single step (also called hard unmute) by default. If desired, the unmuting process can be programmed to ramp back slowly (also called soft unmute) as defined in volume register (0x0E).

#### **SERIAL DATA INTERFACE**

Serial data is input on SDIN. The PWM outputs are derived from SDIN. The TAS5721 DAP accepts serial data in 16-, 20-, or 24-bit left-justified, right-justified, and I<sup>2</sup>S serial data formats.

# **PWM Section**

The TAS5721 DAP device uses noise-shaping and sophisticated non-linear correction algorithms to achieve high power efficiency and high-performance digital audio reproduction. The DAP uses a fourth-order noise shaper to increase dynamic range and SNR in the audio band. The PWM section accepts 24-bit PCM data from the DAP and outputs up to three PWM audio output channels.

The PWM modulation block has individual channel dc blocking filters that can be enabled and disabled. The filter cutoff frequency is less than 1 Hz. Individual channel de-emphasis filters for 44.1- and 48-kHz are included and can be enabled and disabled.

Finally, the PWM section has an adjustable maximum modulation limit of 93.8% to 99.2%. It is important to note that for any applications with PVDD greater than 18 V, the maximum modulation index must be set to 93.8%.

## SERIAL INTERFACE CONTROL AND TIMING

The I<sup>2</sup>S mode is set by writing to register 0x04.

# I<sup>2</sup>S Timing

 $I^2S$  timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the right channel. LRCLK is low for the left channel and high for the right channel. A bit clock running at 32, 48, or  $64 \times f_S$  is used to clock in the data. There is a delay of one bit clock from the time the LRCLK signal changes state to the first bit of data on the data lines. The data is written MSB first and is valid on the rising edge of bit clock. The DAP masks unused trailing data bit positions.

2-Channel I<sup>2</sup>S (Philips Format) Stereo Input



NOTE: All data presented in 2s-complement form with MSB first.

Figure 52. I<sup>2</sup>S 64-f<sub>S</sub> Format



2-Channel I<sup>2</sup>S (Philips Format) Stereo Input/Output (24-Bit Transfer Word Size)



NOTE: All data presented in 2s-complement form with MSB first.

Figure 53. I<sup>2</sup>S 48-f<sub>S</sub> Format

2-Channel I<sup>2</sup>S (Philips Format) Stereo Input



NOTE: All data presented in 2s-complement form with MSB first.

Figure 54. I<sup>2</sup>S 32-f<sub>S</sub> Format

# Left-Justified

Left-justified (LJ) timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the right channel. LRCLK is high for the left channel and low for the right channel. A bit clock running at 32, 48, or  $64 \times f_S$  is used to clock in the data. The first bit of data appears on the data lines at the same time LRCLK toggles. The data is written MSB first and is valid on the rising edge of the bit clock. The DAP masks unused trailing data bit positions.



#### 2-Channel Left-Justified Stereo Input



NOTE: All data presented in 2s-complement form with MSB first.

Figure 55. Left-Justified 64-f<sub>S</sub> Format

#### 2-Channel Left-Justified Stereo Input (24-Bit Transfer Word Size)



NOTE: All data presented in 2s-complement form with MSB first.

Figure 56. Left-Justified 48-f<sub>S</sub> Format



#### 2-Channel Left-Justified Stereo Input



NOTE: All data presented in 2s-complement form with MSB first.

Figure 57. Left-Justified 32-f<sub>S</sub> Format

# **Right-Justified**

Right-justified (RJ) timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the right channel. LRCLK is high for the left channel and low for the right channel. A bit clock running at 32, 48, or  $64 \times f_S$  is used to clock in the data. The first bit of data appears on the data 8 bit-clock periods (for 24-bit data) after LRCLK toggles. In RJ mode the LSB of data is always clocked by the last bit clock before LRCLK transitions. The data is written MSB first and is valid on the rising edge of bit clock. The DAP masks unused leading data bit positions.

2-Channel Right-Justified (Sony Format) Stereo Input



Figure 58. Right Justified 64-f<sub>S</sub> Format

2-Channel Right-Justified Stereo Input (24-Bit Transfer Word Size)



Figure 59. Right Justified 48-f<sub>S</sub> Format

2-Channel Right-Justified (Sony Format) Stereo Input



Figure 60. Right Justified 32-f<sub>S</sub> Format



## I<sup>2</sup>C SERIAL CONTROL INTERFACE

The TAS5721 DAP has a bidirectional inter-integrated circuit (I<sup>2</sup>C) interface that is compatible with the I<sup>2</sup>C bus protocol and supports both 100-kHz and 400-kHz data transfer rates for single and multiple byte write and read operations. This is a slave only device that does not support a multimaster bus environment or wait state insertion. The control interface is used to program the registers of the device and to read device status.

The DAP supports the standard-mode I<sup>2</sup>C bus operation (100 kHz maximum) and the fast I<sup>2</sup>C bus operation (400 kHz maximum). The DAP performs all I<sup>2</sup>C operations without I<sup>2</sup>C wait cycles.

# General I<sup>2</sup>C Operation

The I<sup>2</sup>C bus employs two signals to communicate between integrated circuits in a system: (data) SDA and (clock) SCL. Data is transferred on the bus serially one bit at a time. The address and data can be transferred in byte (8-bit) format, with the most significant bit (MSB) transferred first. In addition, each byte transferred on the bus is acknowledged by the receiving device with an acknowledge bit. Each transfer operation begins with the master device driving a start condition on the bus and ends with the master device driving a stop condition on the bus. The bus uses transitions on the data pin (SDA) while the clock is high to indicate start and stop conditions. A high-to-low transition on SDA indicates a start and a low-to-high transition indicates a stop. Normal data bit transitions must occur within the low time of the clock period. These conditions are shown in Figure 61. The master generates the 7-bit slave address and the read/write (R/W) bit to open communication with another device and then waits for an acknowledge condition. The TAS5721 holds SDA low during the acknowledge clock period to indicate an acknowledgment. When this occurs, the master transmits the next byte of the sequence. Each device is addressed by a unique 7-bit slave address plus R/W bit (1 byte). All compatible devices share the same signals through a bidirectional bus using a wired-AND connection. An external pullup resistor must be used for the SDA and SCL signals to set the high level for the bus.



Figure 61. Typical I<sup>2</sup>C Sequence

There is no limit on the number of bytes that can be transmitted between start and stop conditions. When the last word transfers, the master generates a stop condition to release the bus. A generic data transfer sequence is shown in Figure 61.

Pin ADR/FAULT defines the  $I^2C$  device address. An external 15-k $\Omega$  pull down on this pin gives a device address of 0x34 and a 15-k $\Omega$  pull up gives a device address of 0x36. The 7-bit address is 0011011 (0x36) or 0011010 (0x34).

#### I<sup>2</sup>C Device Address Change Procedure

- Write to device address change enable register, 0xF8 with a value of 0xF9 A5 A5 A5.
- Write to device register 0xF9 with a value of 0x0000 00XX, where XX is the new address.
- Any writes after that should use the new device address XX.

#### Single- and Multiple-Byte Transfers

The serial control interface supports both single-byte and multiple-byte read/write operations for subaddresses 0x00 to 0x1F. However, for the subaddresses 0x20 to 0xFF, the serial control interface supports only multiple-byte read/write operations (in multiples of 4 bytes).



During multiple-byte read operations, the DAP responds with data, a byte at a time, starting at the subaddress assigned, as long as the master device continues to respond with acknowledges. If a particular subaddress does not contain 32 bits, the unused bits are read as logic 0.

During multiple-byte write operations, the DAP compares the number of bytes transmitted to the number of bytes that are required for each specific subaddress. For example, if a write command is received for a biquad subaddress, the DAP expects to receive five 32-bit words. If fewer than five 32-bit data words have been received when a stop command (or another start command) is received, the data received is discarded.

Supplying a subaddress for each subaddress transaction is referred to as random I<sup>2</sup>C addressing. The TAS5721 also supports sequential I<sup>2</sup>C addressing. For write transactions, if a subaddress is issued followed by data for that subaddress and the 15 subaddresses that follow, a sequential I<sup>2</sup>C write transaction has taken place, and the data for all 16 subaddresses is successfully received by the TAS5721. For I<sup>2</sup>C sequential write transactions, the subaddress then serves as the start address, and the amount of data subsequently transmitted, before a stop or start is transmitted, determines how many subaddresses are written. As was true for random addressing, sequential addressing requires that a complete set of data be transmitted. If only a partial set of data is written to the last subaddress, the data for the last subaddress is discarded. However, all other data written is accepted; only the incomplete data is discarded.

#### Single-Byte Write

As shown in Figure 62, a single-byte data write transfer begins with the master device transmitting a start condition followed by the I<sup>2</sup>C device address and the read/write bit. The read/write bit determines the direction of the data transfer. For a write data transfer, the read/write bit will be a 0. After receiving the correct I<sup>2</sup>C device address and the read/write bit, the DAP responds with an acknowledge bit. Next, the master transmits the address byte or bytes corresponding to the TAS5721 internal memory address being accessed. After receiving the address byte, the TAS5721 again responds with an acknowledge bit. Next, the master device transmits the data byte to be written to the memory address being accessed. After receiving the data byte, the TAS5721 again responds with an acknowledge bit. Finally, the master device transmits a stop condition to complete the single-byte data write transfer.



Figure 62. Single-Byte Write Transfer

#### **Multiple-Byte Write**

A multiple-byte data write transfer is identical to a single-byte data write transfer except that multiple data bytes are transmitted by the master device to the DAP as shown in Figure 63. After receiving each data byte, the TAS5721 responds with an acknowledge bit.



Figure 63. Multiple-Byte Write Transfer



## Single-Byte Read

As shown in Figure 64, a single-byte data read transfer begins with the master device transmitting a start condition followed by the I<sup>2</sup>C device address and the read/write bit. For the data read transfer, both a write followed by a read are actually done. Initially, a write is done to transfer the address byte or bytes of the internal memory address to be read. As a result, the read/write bit becomes a 0. After receiving the TAS5721 address and the read/write bit, TAS5721 responds with an acknowledge bit. In addition, after sending the internal memory address byte or bytes, the master device transmits another start condition followed by the TAS5721 address and the read/write bit again. This time the read/write bit becomes a 1, indicating a read transfer. After receiving the address and the read/write bit, the TAS5721 again responds with an acknowledge bit. Next, the TAS5721 transmits the data byte from the memory address being read. After receiving the data byte, the master device transmits a not acknowledge followed by a stop condition to complete the single byte data read transfer.



Figure 64. Single-Byte Read Transfer

# **Multiple-Byte Read**

A multiple-byte data read transfer is identical to a single-byte data read transfer except that multiple data bytes are transmitted by the TAS5721 to the master device as shown in Figure 65. Except for the last data byte, the master device responds with an acknowledge bit after receiving each data byte.



Figure 65. Multiple Byte Read Transfer

# **Output Mode and MUX Selection**

The TAS5721 is a highly configurable device, capable of operating in 2.0, Single Device 2.1 and parallel bridge tied load (PBTL) configurations. Additionally, the modulation scheme can be changed for the channels to operate either in AD or BD Modulation mode. While many configurations are possible because of this flexibility, the majority of use cases uses will operate in one of the configurations shown below. For ease of use and reduced complexity, the figure below outlines both the register settings and the output configurations required to set the device up for operation in these various modes.

The output configuration quick reference table below highlights the controls that are required to configure the device for various operational modes. Please note that other controls, which are not directly related to the output configuration muxes may also be required. For example, the Inter Channel Delay (ICD) settings will likely need to be modified to optimize for idle channel noise, cross-talk, and distortion performance for each of these considerations, in addition to start and stop time and others. Please consult the respective registers for these controls to optimize for various other performance parameters and use cases.



**Table 21. Output Configuration Quick Reference** 



#### 2.1-Mode Support

The TAS5721 uses a special *mid-Z ramp* sequence to reduce click and pop in SE-mode and 2.1-mode operation. To enable the mid-Z ramp, register 0x05 bit D7 must be set to 1. To enable 2.1 mode, register 0x05 bit D2 must be set to 1. The SSTIMER pin should be left floating in this mode.



# **Supply Pumping and Polarity Inversion**

The high degree of correlation between the left and right channels of a stereo audio signal dictates that, when the left audio signal is positive, the right audio signal tends to be positive as well. When the Class D is configured for single-ended operation (as would be the case for Single Device 2.1 Operation), this results in both outputs drawing current from the supply rail "in phase". Similarly, when the left audio signal is negative, the right audio signal tends to be negative as well. For single-ended operation, both outputs will likewise force current into the ground rail. This can lead to a phenomenon called "supply pumping" in which the capacitances on the PVDD rail begin to store charge- raising the voltage level of PVDD as well. This noise injection onto the rail is in phase with and at a similar frequency of the signal being produced by the amplifier output stage. This phenomenon can cause issues for other devices attached to the PVDD rail. The problem does not occur for BTL outputs since outputs of both polarities are always present for each channel.

To combat supply pumping in 2.1 Mode, the device has an integrated speaker-mode volume negation feature, which, essentially introduces a polarity inversion (shift by 180°) to any of the given channels. By setting the correct bit in 0x20[31:24], it is possible to invert the polarity of the DAP channels that drive the PWM modulator blocks. This allows, for instance, the left channel to operate with its default polarity, while the right channel could have its polarity inverted to balance current flow into and out of the supplies. This procedure could have an adverse implication on the stereo imaging of the audio system because, if the speakers in the system are connected in the same manner as they would be connected when being driven by traditional BTL channels, the phase of the signals being sent to the speakers is 180° out of phase. In order to prevent this from occurring, the speaker on the negated channel must be connected "backwards" (i.e. the Class D signal for the negated channel gets connected to the negative speaker terminal and the positive terminal is grounded). In this way, supply pumping is reduced while keeping the effective signal polarity the same. The table above includes register settings which enable the polarity inversion, so care should be taken to adjust the polarity of the speakers if this feature is left enabled. Of course this feature can be left disabled if desired, provided the supply pumping phenomenon doesn't cause any other system level issues

# **PBTL-Mode Support**

The TAS5721 supports parallel BTL (PBTL) mode with OUT\_A/OUT\_B (and OUT\_C/OUT\_D) connected after the LC filter. In order to put the part in PBTL configuration, the PWM output multiplexers should be updated to set the device in PBTL mode. Output Mux Register (0x25) should be written with a value of 0x01 10 32 45. Also, the PWM shutdown register (0x19) should be written with a value of 0x3A.



# **Dynamic Range Control (DRC)**

The DRC scheme has a single threshold, offset, and slope (all programmable). There is one ganged DRC for the left/right channels and one DRC for the subchannel.

The DRC input/output diagram is shown in Figure 66.

Refer to GDE software tool for more description on T, K, and O parameters.



Professional-quality dynamic range compression automatically adjusts volume to flatten volume level.

- Each DRC has adjustable threshold, offset, and compression levels.
- Programmable energy, attack, and decay time constants
- Transparent compression: compressors can attack fast enough to avoid apparent clipping before engaging, and decay times can be set slow enough to avoid pumping.

Figure 66. Dynamic Range Control





T = 9.23 format, all other DRC coefficients are 3.23 format

Figure 67. DRC Structure

B0265-01



#### BANK SWITCHING

The TAS5721 uses an approach called bank switching together with automatic sample-rate detection. All processing features that must be changed for different sample rates are stored internally in three banks. The user can program which sample rates map to each bank. By default, bank 1 is used in 32-kHz mode, bank 2 is used in 44.1- or 48-kHz mode, and bank 3 is used for all other rates. Combined with the clock-rate autodetection feature, bank switching allows the TAS5721 to detect automatically a change in the input sample rate and switch to the appropriate bank without any MCU intervention.

An external controller configures bankable locations (0x29-0x36, 0x3A-0x3F, and 0x58-0x5F) for all three banks during the initialization sequence.

If auto bank switching is enabled (register 0x50, bits 2:0), then the TAS5721 automatically swaps the coefficients for subsequent sample rate changes, avoiding the need for any external controller intervention for a sample rate change.

By default, bits 2:0 have the value 000; indicating that bank switching is disabled. In that state, updates to bankable locations take immediate effect. A write to register 0x50 with bits 2:0 being 001, 010, or 011 brings the system into the coefficient-bank-update state update bank1, update bank2, or update bank3, respectively. Any subsequent write to bankable locations updates the coefficient banks stored outside the DAP. After updating all the three banks, the system controller should issue a write to register 0x50 with bits 2:0 being 100; this changes the system state to automatic bank switching mode. In automatic bank switching mode, the TAS5721 automatically swaps banks based on the sample rate.

#### Command sequences for updating DAP coefficients can be summarized as follows:

1. Bank switching disabled (default): DAP coefficient writes take immediate effect and are not influenced by subsequent sample rate changes.

## Bank switching enabled:

- Update bank-1 mode: Write "001" to bits 2:0 of reg 0x50. Load the 32 kHz coefficients.
- Update bank-2 mode: Write "010" to bits 2:0 of reg 0x50. Load the 48 kHz coefficients. Update bank-3 mode: Write "011" to bits 2:0 of reg 0x50. Load the other coefficients.
- Enable automatic bank switching by writing "100" to bits 2:0 of reg 0x50.

#### 26-Bit 3.23 Number Format

All mixer gain coefficients are 26-bit coefficients using a 3.23 number format. Numbers formatted as 3.23 numbers means that there are 3 bits to the left of the decimal point and 23 bits to the right of the decimal point. This is shown in Figure 68.



Figure 68. 3.23 Format



The decimal value of a 3.23 format number can be found by following the weighting shown in Figure 68. If the most significant bit is logic 0, the number is a positive number, and the weighting shown yields the correct number. If the most significant bit is a logic 1, then the number is a negative number. In this case every bit must be inverted, a 1 added to the result, and then the weighting shown in Figure 69 applied to obtain the magnitude of the negative number.



Figure 69. Conversion Weighting Factors—3.23 Format to Floating Point

Gain coefficients, entered via the  $I^2C$  bus, must be entered as 32-bit binary numbers. The format of the 32-bit number (4-byte or 8-digit hexadecimal number) is shown in Figure 70



u = unused or don't care bits Digit = hexadecimal digit

M0127-01

Figure 70. Alignment of 3.23 Coefficient in 32-Bit I<sup>2</sup>C Word

Table 22. Sample Calculation for 3.23 Format

| dB | Linear            | Decimal           | Hex (3.23 Format)  |
|----|-------------------|-------------------|--------------------|
| 0  | 1                 | 8,388,608         | 0080 0000          |
| 5  | 1.7782794         | 14,917,288        | 00E3 9EA8          |
| -5 | 0.5623413         | 4,717,260         | 0047 FACC          |
| Х  | $L = 10^{(X/20)}$ | D = 8,388,608 × L | H = dec2hex (D, 8) |

Table 23. Sample Calculation for 9.17 Format

| dB | Linear            | Decimal         | Hex (9.17 Format)  |
|----|-------------------|-----------------|--------------------|
| 0  | 1                 | 131,072         | 2 0000             |
| 5  | 1.77              | 231,997         | 3 8A3D             |
| -5 | 0.56              | 73,400          | 1 1EB8             |
| Х  | $L = 10^{(X/20)}$ | D = 131,072 × L | H = dec2hex (D, 8) |



# Texas Instruments

# **Recommended Use Model**



(1) t<sub>PLL</sub> has to be greater than 240 ms + 1.3 t<sub>start</sub>.

This constraint only applies to the first trim command following AVDD/DVDD power-up. It does not apply to trim commands following subsequent resets.

(2) t<sub>start</sub>/t<sub>stop</sub> = PWM start/stop time as defined in register 0X1A

(3) When Mid-Z ramp is enabled (for 2.1 mode), t<sub>start</sub> = 300 ms

T0419-07

Figure 71. Recommended Command Sequence



Figure 72. Power Loss Sequence

## **Recommended Command Sequences**

# **Initialization Sequence**

Use the following sequence to power-up and initialize the device:

- 1. Hold all digital inputs low and ramp up AVDD/DVDD to at least 3 V.
- 2. Initialize digital inputs and PVDD supply as follows:
  - Drive  $\overline{RST} = 0$ ,  $\overline{PDN} = 1$ , and other digital inputs to their desired state while ensuring that all are never more than 2.5 V above AVDD/DVDD. Wait at least 100  $\mu$ s, drive  $\overline{RST} = 1$ , and wait at least another 13.5 ms.
  - Ramp up PVDD to at least 8 V while ensuring that it remains below 6 V for at least 100 μs after AVDD/DVDD reaches 3 V. Then wait at least another 10 μs.
- 3. Trim oscillator (write 0x00 to register 0x1B) and wait at least 50 ms.
- 4. Configure the DAP via I<sup>2</sup>C (see Users's Guide for typical values).
- 5. Configure remaining registers.
- Exit shutdown (sequence defined below).

#### **Normal Operation**

The following are the only events supported during normal operation:

- 1. Writes to master/channel volume registers.
- 2. Writes to soft mute register.
- 3. Enter and exit shutdown (sequence defined below).

**Note:** Event 3 is not supported for 240 ms + 1.3  $\times$  t<sub>start</sub> after trim following AVDD/DVDD powerup ramp (where t<sub>start</sub> is 300 ms when mid-Z ramp is enabled and is otherwise specified by register 0x1A).



# Shutdown Sequence

#### Enter:

- Write 0x40 to register 0x05.
- 2. Wait at least 1 ms + 1.3  $\times$  t<sub>stop</sub> (where t<sub>stop</sub> is specified by register 0x1A).
- 3. If desired, reconfigure by returning to step 4 of initialization sequence.

#### Exit:

- 1. Write 0x00 to register 0x05 (exit shutdown command may not be serviced for as much as 240 ms after trim following AVDD/DVDD powerup ramp).
- Wait at least 1 ms + 1.3 x t<sub>start</sub> (where t<sub>start</sub> is 300 ms when mid-Z ramp is enabled and is otherwise specified by register 0x1A).
- 3. Proceed with normal operation.

## **Power-Down Sequence**

Use the following sequence to powerdown the device and its supplies:

- 1. If time <u>permits</u>, enter shutdown (sequence defined above); else, in case of sudden power loss, assert PDN = 0 and wait at least 2 ms.
- 2. Assert  $\overline{RST} = 0$ .
- 3. Drive digital inputs low and ramp down PVDD supply as follows:
  - Drive all digital inputs low after RST has been low for at least 2 μs.
  - Ramp down PVDD while ensuring that it remains above 8 V until RST has been low for at least 2 µs.
- 4. Ramp down AVDD/DVDD while ensuring that it remains above 3 V until PVDD is below 6 V and that it is never more than 2.5 V below the digital inputs.

# **USING HEADPHONE AMPLIFIER OR LINE DRIVER IN TAS5721**

This device has a stereo output which can be used as a line driver or a headphone driver that can output 2-Vrms stereo. An audio system can be set up for different applications using this device.

#### **USING HEADPHONE AMPLIFIER IN TAS5721**

The device can be represented as shown in Figure 73: analog inputs (single-ended) as DR\_INA (pin 7) and DR\_INB (pin 10) with the outputs DR\_OUTA (pin 8) and DR\_OUTB (pin 9).



Figure 73. Headphone/Line Driver with Analog Input

DR SD pin can be used to turn ON or OFF the headphone amplifier and line driver.

Speaker channels are independent of headphone and line driver in this mode.



#### **USING LINE DRIVER AMPLIFIER IN TAS5721**

Single-supply headphone and line driver amplifiers typically require dc-blocking capacitors. The top drawing in Figure 74 illustrates the conventional line driver amplifier connection to the load and output signal.

DC blocking capacitors for headphone amps are often large in value, and a mute circuit is needed during power up to minimize click and pop for both headphone and line driver. The output capacitors and mute circuits consume PCB area and increase cost of assembly, and can reduce the fidelity of the audio output signal.



Figure 74. Conventional and DirectPath HP and Line Driver

VSS

The DirectPath amplifier architecture operates from a single supply but makes use of an internal charge pump to provide a negative voltage rail.

Combining the user provided positive rail and the negative rail generated by the IC, the device operates in what is effectively a split supply mode.

The output voltages are now centered at zero volts with the capability to swing to the positive rail or negative rail, combining this with the built in click and pop reduction circuit, the DirectPath amplifier requires no output dc blocking capacitors.

The bottom block diagram and waveform of Figure 74 illustrate the ground-referenced headphone and line driver architecture. This is the architecture of the TAS5721.

# **COMPONENT SELECTION**

DR\_SD

#### Charge Pump

The charge pump flying capacitor serves to transfer charge during the generation of the negative supply voltage. The capacitor connected to the DR\_VSS pin must be at least equal to the charge pump capacitor in order to allow maximum charge transfer. Low ESR capacitors are an ideal selection, and a value of 1  $\mu$ F is typical. Capacitor values that are smaller than 1  $\mu$ F are not recommended for the DR\_VSS pin as they will limit the negative voltage swing when driving low impedance loads.



#### Decoupling Capacitors

The TAS5721 is a DirectPath amplifier that requires adequate power supply decoupling to ensure that the noise and total harmonic distortion (THD) are low. A good low equivalent-series-resistance (ESR) ceramic capacitor, typically 1  $\mu$ F, placed as close as possible to the device PVDD leads works best. Placing this decoupling capacitor close to the TAS5721 is important for the performance of the amplifier. For filtering lower frequency noise signals, a 10 $\mu$ F or greater capacitor placed near the audio power amplifier would also help, but it is not required in most applications because of the high PSRR of this device. Please refer to the TAS5721 for the recommended layout for these components.

## Gain Setting Resistors Ranges

The gain setting resistors,  $R_{in}$  and  $R_{fb}$ , must be chosen so that noise, stability and input capacitor size of the TAS5721 is kept within acceptable limits. Voltage gain is defined as  $R_{fb}$  divided by  $R_{in}$ . Selecting values that are too low demands a large input ac-coupling capacitor,  $C_{IN}$ . Selecting values that are too high increases the noise of the amplifier. Table 24 lists the recommended resistor values for different gain settings.

INPUT RESISTOR FEEDBACK RESISTOR **INVERTING INPUT DIFFERENTIAL NON INVERTING**  $\mathbf{VALUE},\,\mathbf{R}_{\mathrm{in}}$ VALUE, R<sub>fb</sub> **INPUT GAIN GAIN INPUT GAIN** 10 kΩ 10 kΩ 1 V/V -1 V/V 2 V/V 10 kΩ  $15 \ k\Omega$ 1.5 V/V -1.5 V/V 2.5 V/V  $20 \ k\Omega$ 2 V/V -2 V/V 3 V/V 10 kΩ  $4.7 k\Omega$  $47 k\Omega$ 10 V/V -10 V/V 11 V/V

Table 24. Recommended Resistor Values



Figure 75. Inverting Gain Configuration

#### Input-Blocking Capacitors

DC input-blocking capacitors are required to be added in series with the audio signal into the input pins of the TAS5721. These capacitors block the DC portion of the audio source and allow the TAS5721 inputs to be properly biased to provide maximum performance. The input blocking capacitors also limit the DC gain to 1, limiting the DC-offset voltage at the output.

These capacitors form a high-pass filter with the input resistor,  $R_{in}$ . The cutoff frequency is calculated using Equation 1. For this calculation, the capacitance used is the input-blocking capacitor and the resistance is the input resistor chosen from Table 24, then the frequency and/or capacitance can be determined when one of the two values is given.

$$fc_{in} = \frac{1}{2\pi \times R_{in} \times C_{in}} \qquad C_{in} = \frac{1}{2\pi \times fc_{in} \times R_{in}}$$
 (1)

#### Using the TAS5721 as a Second Order Filter

Several audio DACs used today require an external low-pass filter to remove out of band noise. This is possible with the TAS5721 as it can be used like a standard OPAMP. Several filter topologies can be implemented, both single ended and differential. In the figure below a Multi Feed Back (MFB), with differential input and single ended input is shown.

An AC-coupling capacitor to remove DC-content from the source is shown. It serves to block any DC content from the source and lowers the DC-gain to 1, helping reduce the output dc-offset to a minimum.

The component values can be calculated with the help of the TI FilterPro™ program available on the TI website at: focus.ti.com



Figure 76. Second-Order Active Low-Pass Filter

The resistor values should have a low value for obtaining low noise, but should also have a high enough value to get a small size ac-coupling cap. The C2 can be split in two with the midpoint connected to GND; this can increase the common-mode attenuation.

# Pop-Free Power Up

Pop-free power up is ensured by keeping the  $\overline{DR\_SD}$  low during power supply ramp up and down. The pin should be kept low until the input AC-coupling capacitors are fully charged before asserting the  $\overline{DR\_SD}$  pin high, this way proper precharge of the AC-coupling capacitors is performed and pop-less power up is achieved. Figure 77 illustrates the preferred sequence.



Figure 77. Power Up or Down Sequence

www.ti.com 15-Jul-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| HPA02316MDCAR    | ACTIVE     | HTSSOP       | DCA                | 48   | 2000           | TBD          | <sub>(6)</sub><br>Call TI     | Call TI             | 0 to 85      |                      |         |
| HPA02316WIDCAR   | ACTIVE     | HISSOP       | DCA                | 40   | 2000           | IBD          | Call 11                       | Call 11             | 0 10 65      |                      | Samples |
| TAS5721DCA       | ACTIVE     | HTSSOP       | DCA                | 48   | 40             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | 0 to 85      | TAS5721              | Samples |
| TAS5721DCAR      | ACTIVE     | HTSSOP       | DCA                | 48   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | 0 to 85      | TAS5721              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 15-Jul-2022

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

12.5 x 6.1, 0.5 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# DCA (R-PDSO-G48)

# PowerPAD ™ PLASTIC SMALL-OUTLINE



NOTES:

- All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# DCA (R-PDSO-G48)

PowerPAD™ PLASTIC SMALL OUTLINE

# THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments.



# DCA (R-PDSO-G48)

# PowerPAD ™ PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司