









**TMP75B-Q1** 

ZHCSD12A - OCTOBER 2014 - REVISED JUNE 2022

# TMP75B-Q1 具有两线制接口和报警功能的 1.8V 数字温度传感器

# 1 特性

- 符合汽车应用要求
- 具有符合 AEC-Q100 标准的下列特性:
  - 温度等级 1: -40°C 至 125°C
  - HBM ESD 分类等级 2
  - CDM ESD 分类等级 C4B
- 提供功能安全
  - 有助于进行功能安全系统设计的文档
- 具有两线制串行接口的数字输出
- 多达8个引脚可编程总线地址
- 可编程过热报警
- 节能关断模式
- 单冲转换模式
- 工作温度范围: 40°C 至 125°C
- 工作电源电压范围: 1.4V 至 3.6V
- 静态电流:
  - 激活时 45 μA (典型值)
  - 关断时 0.3 μA (典型值)
- 精度:
  - -20°C 至 85°C 范围内为 ±0.5°C ( 典型值 )
  - -40°C 至 125°C 范围内为 ±1°C ( 典型值 )
- 分辨率:12 位 (0.0625°C)
- 封装: SOIC-8 和 VSSOP-8

#### 2 应用

- 汽车嵌入式系统
- 电子控制单元 (ECU) 处理器温度监视
- 电子控制单元 (TCM) 处理器温度监视
- 电子控制单元 (BCM) 处理器温度监视
- LED 前灯温度控制
- 电池热保护
- 电机驱动器热保护



简化版原理图

## 3 说明

TMP75B-Q1 是一款集成数字温度传感器,此传感器具 有一个可由 1.8V 电源供电运行的 12 位模数转换器 (ADC), 并且与行业标准 LM75 和 TMP75 引脚和寄存 器兼容。此器件采用 SOIC-8 和 VSSOP-8 两种封装, 不需要外部元件便可测温。TMP75B-Q1 能够以 0.0625°C 的分辨率读取温度,额定工作温度范围为 -40°C 至 125°C。

TMP75B-Q1 特有系统管理总线 (SMBus) 和两线制接 口兼容性,并且可在同一总线上,借助 SMBus 过热报 警功能支持多达 8 个器件。利用可编程温度限值和 ALERT 引脚, 传感器既可作为一个独立恒温器运行, 也作为一个针对节能或系统关断的过热警报器运行。

厂家校准的温度精度和抗扰数字接口使得 TMP75B-Q1 成为其他传感器和电子元器件温度补偿的首选解决方 案,而且无需针对分布式温度感测进行额外的系统级校 准或复杂的电路板布局布线。

TMP75B-Q1 专为各类汽车应用的热管理和热保护而设 计,是 PCB 板载 NTC 热敏电阻的高性能替代产品。

#### **器件信息(1)**

|           | PP 11 1P  |                 |
|-----------|-----------|-----------------|
| 器件名称      | 封装        | 封装尺寸 ( 标称值 )    |
| TMP75B-Q1 | SOIC (8)  | 4.90mm × 3.90mm |
|           | VSSOP (8) | 3.00mm × 3.00mm |

如需了解所有可用封装,请参阅数据表末尾的封装选项附录。



温度精度(误差)与环境温度之间的关系



# **Table of Contents**

| 1 特性                                 | 1 | 7.4 Device Functional Modes             | 16              |
|--------------------------------------|---|-----------------------------------------|-----------------|
| 2 应用                                 |   | 7.5 Programming                         | 17              |
| - <i>二, 1</i><br>3 说明                |   | 7.6 Register Map                        |                 |
| 4 Revision History                   |   | 8 Application and Implementation        | <mark>22</mark> |
| 5 Pin Configuration and Functions    |   | 8.1 Application Information             | 22              |
| 6 Specifications                     |   | 8.2 Typical Application                 |                 |
| 6.1 Absolute Maximum Ratings         |   | 9 Power-Supply Recommendations          |                 |
| 6.2 ESD Ratings                      |   | 10 Layout                               | 24              |
| 6.3 Recommended Operating Conditions |   | 10.1 Layout Guidelines                  | 24              |
| 6.4 Thermal Information              |   | 10.2 Layout Example                     | 24              |
| 6.5 Electrical Characteristics       |   | 11 Device and Documentation Support     |                 |
| 6.6 Typical Characteristics          |   | 11.1 Documentation Support              | 25              |
| 7 Detailed Description               |   | 11.2 Trademarks                         | 25              |
| 7.1 Overview                         |   | 12 Mechanical, Packaging, and Orderable |                 |
| 7.2 Functional Block Diagram         |   | Information                             | 25              |
| 7.3 Feature Description              |   |                                         |                 |

# **4 Revision History**

| C | hanges from Revision * (October 2014) to Revision A (June 2022) | Page |
|---|-----------------------------------------------------------------|------|
| • | 更新了整个文档中的表格、图和交叉参考的编号格式                                         | 1    |
| • | 将提到 I <sup>2</sup> C 的旧术语实例通篇更改为控制器和目标。                         | 1    |
| • | 向 <i>特性</i> 部分添加了功能安全信息                                         | 1    |



# **5 Pin Configuration and Functions**



图 5-1. D and DGK Packages 8-Pin SOIC and 8-Pin VSSOP (Top View)

表 5-1. Pin Functions

| PIN                                                                   |                                                           | I/O                                                         | DESCRIPTION                                                           |
|-----------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------|
| NAME                                                                  |                                                           |                                                             | DESCRIPTION                                                           |
| A0                                                                    | 7                                                         | I                                                           | Address select. Connect to GND or V <sub>S</sub> .                    |
| A1                                                                    | A1 6 I Address select. Connect to GND or V <sub>S</sub> . |                                                             |                                                                       |
| A2                                                                    | 5                                                         | I                                                           | Address select. Connect to GND or V <sub>S</sub> .                    |
| ALERT                                                                 | 3                                                         | 0                                                           | Overtemperature alert. Open-drain output; requires a pullup resistor. |
| GND                                                                   | 4                                                         | _                                                           | Ground                                                                |
| SCL                                                                   | 2                                                         | I                                                           | Serial clock                                                          |
| SDA 1 I/O Serial data. Open-drain output; requires a pullup resistor. |                                                           | Serial data. Open-drain output; requires a pullup resistor. |                                                                       |
| Vs                                                                    | 8                                                         | I                                                           | Supply voltage, 1.4 V to 3.6 V                                        |



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                                |                           | MIN   | MAX           | UNIT |
|--------------------------------|---------------------------|-------|---------------|------|
| Supply voltage, V <sub>S</sub> |                           |       | 4             | V    |
| Input voltage                  | SDA, SCL, ALERT, A2, A1   | - 0.3 | 4             | V    |
| Input voltage                  | A0                        | - 0.3 | $(V_S) + 0.3$ | V    |
| Sink current                   | SDA, ALERT                |       | 10            | mA   |
| Operating junction temper      | erature                   | - 55  | 150           | °C   |
| T <sub>stg</sub>               | Storage temperature range | - 60  | 150           | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                              |                              | MIN    | MAX  | UNIT |
|--------------------|-------------------------|----------------------------------------------|------------------------------|--------|------|------|
|                    |                         | Human body model (HBM), per AEC (            | Q100-002 <sup>(1)</sup>      | - 2000 | 2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 | Corner pins (1, 4, 5, and 8) | - 1000 | 1000 | V    |
|                    |                         | AEC Q100-011                                 | Other pins                   | - 1000 | 1000 |      |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                                | MIN  | NOM | MAX | UNIT |
|------------------------------------------------|------|-----|-----|------|
| Supply voltage                                 | 1.4  | 1.8 | 3.6 | V    |
| Operating free-air temperature, T <sub>A</sub> | - 40 |     | 125 | °C   |

#### **6.4 Thermal Information**

|                        |                                              | ТМР7             | 5B-Q1  |      |
|------------------------|----------------------------------------------|------------------|--------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) DGK (VS |        | UNIT |
|                        |                                              | 8 PINS           | 8 PINS |      |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 125.4            | 188.1  |      |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 71.5             | 79.1   |      |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 65.8             | 109.6  | °C/W |
| ψJT                    | Junction-to-top characterization parameter   | 21.1             | 15.3   | C/VV |
| ψ ЈВ                   | Junction-to-board characterization parameter | 65.3             | 108    |      |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A              | N/A    |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: TMP75B-Q1

## **6.5 Electrical Characteristics**

At  $T_A = -40^{\circ}\text{C}$  to 125°C and  $V_S = 1.4 \text{ V}$  to 3.6 V, unless otherwise noted. Typical values at  $T_A = 25^{\circ}\text{C}$  and  $V_S = 1.8 \text{ V}$ .

|                 | PARAMETER                | TEST CONDITIONS                                     | MIN                  | TYP    | MAX                  | UNIT       |
|-----------------|--------------------------|-----------------------------------------------------|----------------------|--------|----------------------|------------|
| TEMP            | ERATURE INPUT            |                                                     |                      |        | -                    |            |
|                 | Temperature range        |                                                     | - 40                 |        | 125                  | °C         |
|                 | Temperature resolution   |                                                     |                      | 0.0625 |                      | °C         |
|                 | Temperature accuracy     | - 20°C to 85°C                                      |                      | ±0.5   | ±2                   | °C         |
|                 | (error)                  | - 40°C to 125°C                                     |                      | ±1     | ±3                   | °C         |
| DIGIT           | AL INPUT/OUTPUT          |                                                     |                      |        | <u>l</u>             |            |
| V <sub>IH</sub> | High-level input voltage |                                                     | 0.7(V <sub>S</sub> ) |        | Vs                   | V          |
| V <sub>IL</sub> | Low-level input voltage  |                                                     | - 0.3                |        | 0.3(V <sub>S</sub> ) | V          |
| I <sub>IN</sub> | Input current            | 0 V < V <sub>IN</sub> < (V <sub>S</sub> ) + 0.3 V   |                      |        | 1                    | μА         |
| \/              | Low lovel output voltage | $V_S \geqslant 2 \text{ V, I}_{OUT} = 3 \text{ mA}$ |                      |        | 0.4                  | V          |
| V <sub>OL</sub> | Low-level output voltage | V <sub>S</sub> < 2 V, I <sub>OUT</sub> = 3 mA       |                      |        | 0.2(V <sub>S</sub> ) | V          |
|                 | ADC resolution           |                                                     |                      | 12     |                      | Bit        |
|                 | Conversion time          | One-shot mode                                       | 20                   | 27     | 35                   | ms         |
|                 |                          | CR1 = 0, CR0 = 0 (default)                          |                      | 37     |                      | Conv/s     |
|                 | Conversion modes         | CR1 = 0, CR0 = 1                                    |                      | 18     |                      | Conv/s     |
|                 | Conversion modes         | CR1 = 1, CR0 = 0                                    |                      | 9      |                      | Conv/s     |
|                 |                          | CR1 = 1, CR0 = 1                                    |                      | 4      |                      | Conv/s     |
|                 | Timeout time             |                                                     | 38                   | 54     | 70                   | ms         |
| POWI            | ER SUPPLY                |                                                     |                      |        |                      |            |
|                 | Operating supply range   |                                                     | 1.4                  |        | 3.6                  | V          |
|                 |                          | Serial bus inactive, CR1 = 0, CR0 = 0 (default)     |                      | 45     | 89                   | μA         |
| L               | Quiescent current        | Serial bus inactive, CR1 = 0, CR0 = 1               |                      | 22     | 48                   | μА         |
| IQ              | Quiescent current        | Serial bus inactive, CR1 = 1, CR0 = 0               |                      | 12     | 30                   | μА         |
|                 |                          | Serial bus inactive, CR1 = 1, CR0 = 1               |                      | 6.5    | 21                   | μА         |
|                 |                          | Serial bus inactive                                 |                      | 0.3    | 8                    | μА         |
| $I_{SD}$        | Shutdown current         | Serial bus active, SCL frequency = 400 kHz          |                      | 10     |                      | μА         |
|                 |                          | Serial bus active, SCL frequency = 3.4 MHz          |                      | 80     |                      | μ <b>А</b> |



## **6.6 Typical Characteristics**

At  $T_A$  = 25°C and  $V_S$  = 1.8 V (unless otherwise noted).



Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

## 7 Detailed Description

#### 7.1 Overview

The TMP75B-Q1 is a digital temperature sensor optimal for thermal management and thermal protection applications. The TMP75B-Q1 is two-wire and SMBus interface compatible, and is specified over a temperature range of  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ .

The temperature sensing device for the TMP75B-Q1 is the chip itself. A bipolar junction transistor (BJT) inside the chip is used in a band-gap configuration to produce a voltage proportional to the chip temperature. The voltage is digitized and converted to a 12-bit temperature result in degrees Celsius, with a resolution of 0.0625°C. The package leads provide the primary thermal path because of the lower thermal resistance of the metal. Thus, the temperature result is equivalent to the local temperature of the printed circuit board (PCB) where the sensor is mounted.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Digital Temperature Output

The 12-bit digital output from each temperature measurement conversion is stored in the read-only temperature register. Two bytes must be read to obtain the data; see 图 7-9. Note that byte 1 is the most significant byte, followed by byte 2, the least significant byte. The temperature result is left-justified with the 12 most significant bits used to indicate the temperature. There is no need to read the second byte if resolution below 1°C is not required. 表 7-1 summarizes the temperature data format. One LSB equals 0.0625°C. Negative numbers are represented in binary twos complement format.

|                  | DIGITA         | DIGITAL OUTPUT |  |  |  |
|------------------|----------------|----------------|--|--|--|
| TEMPERATURE (°C) | BINARY         | HEX            |  |  |  |
| 128              | 0111 1111 1111 | 7FF            |  |  |  |
| 127.9375         | 0111 1111 1111 | 7FF            |  |  |  |
| 100              | 0110 0100 0000 | 640            |  |  |  |
| 80               | 0101 0000 0000 | 500            |  |  |  |
| 75               | 0100 1011 0000 | 4B0            |  |  |  |
| 50               | 0011 0010 0000 | 320            |  |  |  |
| 25               | 0001 1001 0000 | 190            |  |  |  |
| 0.25             | 0000 0000 0100 | 004            |  |  |  |
| 0                | 0000 0000 0000 | 000            |  |  |  |
| - 0.25           | 1111 1111 1100 | FFC            |  |  |  |

表 7-1. Temperature Data Format<sup>(1)</sup>

- 25

- 55

表 7-1 does not supply a full list of all temperatures. Use the following rules to obtain the digital data format for a given temperature, and vice versa.

1110 0111 0000

1100 1001 0000

To convert positive temperatures to a digital data format:

Divide the temperature by the resolution. Then, convert the result to binary code with a 12-bit, left-justified format, and MSB = 0 to denote a positive sign.

Example:  $(50^{\circ}C) / (0.0625^{\circ}C / LSB) = 800 = 320h = 0011 0010 0000$ 

To convert a positive digital data format to temperature:

Convert the 12-bit, left-justified binary temperature result, with the MSB = 0 to denote a positive sign, to a decimal number. Then, multiply the decimal number by the resolution to obtain the positive temperature.

Example:  $0011\ 0010\ 0000 = 320h = 800 \times (0.0625^{\circ}C / LSB) = 50^{\circ}C$ 

To convert negative temperatures to a digital data format:

Divide the absolute value of the temperature by the resolution, and convert the result to binary code with a 12-bit, left-justified format. Then, generate the twos complement of the result by complementing the binary number and adding one. Denote a negative number with MSB = 1.

Example:  $(|-25^{\circ}C|) / (0.0625^{\circ}C / LSB) = 400 = 190h = 0001 1001 0000$ 

Two's complement format: 1110 0110 1111 + 1 = 1110 0111 0000

To convert a negative digital data format to temperature:

Generate the twos compliment of the 12-bit, left-justified binary number of the temperature result (with MSB = 1, denoting negative temperature result) by complementing the binary number and adding one. This represents the

E70

C90

<sup>(1)</sup> The temperature sensor resolution is 0.0625°C/LSB.

binary number of the absolute value of the temperature. Convert to decimal number and multiply by the resolution to get the absolute temperature, then multiply by -1 for the negative sign.

Example: 1110 0111 0000 has twos compliment of 0001 1001 0000 = 0001 1000 1111 + 1

Convert to temperature: 0001 1001 0000 = 190h = 400;  $400 \times (0.0625^{\circ}\text{C} / \text{LSB}) = 25^{\circ}\text{C} = (|-25^{\circ}\text{C}|); (|-25^{\circ}\text{C}|) \times (-1) = -25^{\circ}\text{C}$ 

#### 7.3.2 Temperature Limits and Alert

The temperature limits are stored in the  $T_{LOW}$  and  $T_{HIGH}$  registers ( $\frac{1}{8}$  7-8 and  $\frac{1}{8}$  7-9) in the same format as the temperature result, and their values are compared to the temperature result on every conversion. The outcome of the comparison drives the behavior of the ALERT pin, which can operate as a comparator output or an interrupt, and is set by the TM bit in the configuration register ( $\frac{1}{8}$  7-7).

In comparator mode (TM = 0, default), the ALERT pin becomes active when the temperature is equal to or exceeds the value in  $T_{HIGH}$  (fault conditions) for a consecutive number of conversions as set by the FQ bits of the configuration register. ALERT clears when the temperature falls below  $T_{LOW}$  for the same consecutive number of conversions. The difference between the two limits acts as a hysteresis on the comparator output, and a fault counter prevents false alerts as a result of environmental noise.

In interrupt mode (TM = 1), the ALERT pin becomes active when the temperature equals or exceeds the value in  $T_{HIGH}$  for a consecutive number of fault conditions. The ALERT pin remains active until a read operation of any register occurs, or the device successfully responds to the SMBus alert response address. The ALERT pin is also cleared if the device is placed in shutdown mode (see the *Shutdown Mode* section for shutdown mode description). After the ALERT pin is cleared, this pin becomes active again only when the temperature falls below  $T_{LOW}$  for a consecutive number of fault conditions, and remains active until cleared by a read operation of any register, or a successful response to the SMBus alert response address. After the ALERT pin is cleared, the cycle repeats with the ALERT pin becoming active when the temperature equals or exceeds  $T_{HIGH}$ , and so on. The ALERT pin can also be cleared by resetting the device with the general-call reset command. This action also clears the state of the internal registers in the device and the fault counter memory, returning the device to comparator mode (TM = 0).

The active state of the ALERT pin is set by the POL bit in the configuration register. When POL = 0 (default), the ALERT pin is active low. When POL = 1, the ALERT pin is active high. The operation of the ALERT pin in various modes is shown in 8 7-1.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback





图 7-1. ALERT Pin Modes of Operation

#### 7.3.3 Serial Interface

The TMP75B-Q1 operates as a target device only on the two-wire bus and SMBus. Connections to the bus are made using the open-drain I/O lines, SDA and SCL. The SDA and SCL pins feature integrated spike-suppression filters and Schmitt triggers to minimize the effects of input spikes and bus noise. The TMP75B-Q1 supports the transmission protocol for both fast (1 kHz to 400 kHz) and high-speed (1 kHz to 3 MHz) modes. All data bytes are transmitted MSB first.

#### 7.3.3.1 Bus Overview

The device that initiates the transfer is called a *controller*, and the devices controlled by the controller are *targets*. The bus must be controlled by a controller device that generates the serial clock (SCL), controls the bus access, and generates the start and stop conditions.

To address a specific device, initiate a start condition by pulling the data line (SDA) from a high to a low logic level while SCL is high. All targets on the bus shift in the target address byte; the last bit indicates whether a read or write operation follows. During the ninth clock pulse, the target being addressed responds to the controller by generating an acknowledge bit and pulling SDA low.

Data transfer is then initiated and sent over eight clock pulses followed by an acknowledge bit. During data transfer, SDA must remain stable while SCL is high because any change in SDA while SCL is high is interpreted as a start or stop signal.

After all data have been transferred, the controller generates a stop condition indicated by pulling SDA from low to high, while SCL is high.

#### 7.3.3.2 Serial Bus Address

To communicate with the TMP75B-Q1, the controller must first communicate with target devices using a target address byte. The target address byte consists of seven address bits, and a direction bit indicating the intent of executing either a read or write operation. The TMP75B-Q1 features three address pins that allow up to eight devices to be addressed on a single bus. The TMP75B-Q1 latches the status of the address pins at the start of a communication. 表 7-2 describes the pin logic levels and the corresponding address values.

| DEVICE TWO-WIRE ADDRESS | A2             | A1             | A0             |
|-------------------------|----------------|----------------|----------------|
| 1001000                 | GND            | GND            | GND            |
| 1001001                 | GND            | GND            | V <sub>S</sub> |
| 1001010                 | GND            | V <sub>S</sub> | GND            |
| 1001011                 | GND            | V <sub>S</sub> | V <sub>S</sub> |
| 1001100                 | V <sub>S</sub> | GND            | GND            |
| 1001101                 | V <sub>S</sub> | GND            | V <sub>S</sub> |
| 1001110                 | V <sub>S</sub> | V <sub>S</sub> | GND            |
| 1001111                 | V <sub>S</sub> | V <sub>S</sub> | Vs             |
|                         |                |                |                |

表 7-2. Address Pin Connections and Target Addresses

#### 7.3.3.3 Writing and Reading Operation

Accessing a particular register on the TMP75B-Q1 is accomplished by writing the appropriate value to the pointer register. The value for the pointer register is the first byte transferred after the target address byte with the R/W bit low. Every write operation to the TMP75B-Q1 requires a value for the pointer register (see  $\boxed{8}$  7-3).

When reading from the TMP75B-Q1, the last value stored in the pointer register by a write operation is used to determine which register is read by a read operation. To change the register pointer for a read operation, a new value must be written to the pointer register. This action is accomplished by issuing a target address byte with the R/W bit low, followed by the pointer register byte. No additional data are required. The controller can then generate a start condition and send the target address byte with the R/W bit high to initiate the read command. See 37-4 for details of this sequence. If repeated reads from the same register are desired, there is no need to

continually send the pointer register bytes because the TMP75B-Q1 stores the pointer register value until it is changed by the next write operation.

Note that register bytes are sent with the most significant byte first, followed by the least significant byte.

#### 7.3.3.4 Target-Mode Operations

The TMP75B-Q1 can operate as a target receiver or target transmitter.

#### 7.3.3.4.1 Target Receiver Mode:

The first byte transmitted by the controller is the target address, with the R/W bit low. The TMP75B-Q1 then acknowledges reception of a valid address. The next byte transmitted by the controller is the pointer register. The TMP75B-Q1 then acknowledges reception of the pointer register byte. The next byte or bytes are written to the register addressed by the pointer register. The TMP75B-Q1 acknowledges reception of each data byte. The controller can terminate data transfer by generating a start or stop condition.

#### 7.3.3.4.2 Target Transmitter Mode:

The first byte transmitted by the controller is the target address, with the R/W bit high. The target acknowledges reception of a valid target address. The next byte is transmitted by the target and is the most significant byte of the register indicated by the pointer register. The controller acknowledges reception of the data byte. The next byte transmitted by the target is the least significant byte. The controller acknowledges reception of the data byte. The controller can terminate data transfer by generating a not-acknowledge bit on reception of any data byte, or by generating a start or stop condition.

#### 7.3.3.5 SMBus Alert Function

The TMP75B-Q1 supports the SMBus alert function. When the TMP75B-Q1 operates in interrupt mode (TM = 1), the ALERT pin may be connected as an SMBus alert signal. When a controller senses that an alert condition is present on the ALERT line, the controller sends an SMBus alert command (00011001) to the bus. If the ALERT pin is active, the device acknowledges the SMBus alert command and responds by returning its target address on the SDA line. The eighth bit (LSB) of the target address byte indicates whether the alert condition is caused by the temperature exceeding  $T_{HIGH}$  or falling below  $T_{LOW}$ . The LSB is high if the temperature is greater than  $T_{HIGH}$ , or low if the temperature is less than  $T_{LOW}$ . See  $\[mathbb{R}\]$  7-5 for details of this sequence.

If multiple devices on the bus respond to the SMBus alert command, arbitration during the target address portion of the SMBus alert command determines which device clears its alert status first. If the TMP75B-Q1 wins the arbitration, its ALERT pin becomes inactive at the completion of the SMBus alert command. If the TMP75B-Q1 loses the arbitration, its ALERT pin remains active.

#### 7.3.3.6 General Call

The TMP75B-Q1 responds to a two-wire general call address (0000000) if the eighth bit is 0. The device acknowledges the general call address and responds to commands in the second byte. If the second byte is 00000100, the TMP75B-Q1 latches the status of the address pin, but does not reset. If the second byte is 00000110, the TMP75B-Q1 internal registers are reset to power-up values.

## 7.3.3.7 High-Speed (Hs) Mode

In order for the two-wire bus to operate at frequencies above 400 kHz, the controller device must issue an SMBus Hs-mode controller code (00001xxx) as the first byte after a start condition to switch the bus to high-speed operation. The TMP75B-Q1 does not acknowledge this byte, but does switch its input filters on SDA and SCL and its output filters on SDA to operate in Hs-mode, allowing transfers at up to 3 MHz. After the Hs-mode controller code has been issued, the controller transmits a two-wire target address to initiate a data-transfer operation. The bus continues to operate in Hs-mode until a stop condition occurs on the bus. Upon receiving the stop condition, the TMP75B-Q1 switches the input and output filters back to fast-mode operation.

#### 7.3.3.8 Timeout Function

The TMP75B-Q1 resets the serial interface if SCL or SDA are held low for 54 ms (typical) between a start and stop condition. If the TMP75B-Q1 is pulled low, it releases the bus and then waits for a start condition. To avoid

Product Folder Links: TMP75B-Q1



activating the timeout function, it is necessary to maintain a communication speed of at least 1 kHz for the SCL operating frequency.



#### 7.3.3.9 Two-Wire Timing

The TMP75B-Q1 is two-wire and SMBus compatible. 图 7-2 to 图 7-5 describe the various operations on the TMP75B-Q1. Parameters for 图 7-2 are defined in 表 7-3. Bus definitions are:

Bus Idle Both SDA and SCL lines remain high.

Start Data Transfer A change in the state of the SDA line, from high to low, while the SCL line is high defines a

start condition. Each data transfer is initiated with a start condition.

Stop Data Transfer Data Transfer A change in the state of the SDA line from low to high while the SCL line is high defines a stop condition. Each data transfer is terminated with a repeated start or stop condition.

The number of data bytes transferred between a start and a stop condition is not limited,

and is determined by the controller device.

The receiver acknowledges the transfer of data. It is also possible to use the TMP75B-Q1 for single-byte updates. To update only the MS byte, terminate communication by issuing a

start or stop condition on the bus.

**Acknowledge** Each receiving device, when addressed, must generate an acknowledge bit.

A device that acknowledges must pull down the SDA line during the acknowledge clock pulse so that the SDA line is stable low during the high period of the acknowledge clock pulse. Setup and hold times must be taken into account. When a controller receives data, the termination of the data transfer can be signaled by the controller generating a *not-acknowledge* (1) on the last byte transmitted by the target.

表 7-3. Timing Diagram Requirements

|                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                               | FAST MO | DE   | HIGH-SPEED | MODE            |      |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------|------|------------|-----------------|------|
|                                           | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                               | MIN     | MAX  | MIN        | MAX             | UNIT |
| f                                         | SCI operating frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | V <sub>S</sub> ≥ 1.8 V        | 0.001   | 0.4  | 0.001      | 3               | MHz  |
| f <sub>(SCL)</sub>                        | SCL operating frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | V <sub>S</sub> < 1.8 V        | 0.001   | 0.4  | 0.001      | 2.5             | MHz  |
| +                                         | Bus free time between                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $V_S \geqslant 1.8 \text{ V}$ | 1300    |      | 160        |                 | ns   |
| t <sub>(BUF)</sub>                        | stop and start conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V <sub>S</sub> < 1.8 V        | 1300    |      | 260        |                 | ns   |
| t <sub>(HDSTA)</sub>                      | Hold time after repeated s<br>After this period, the first o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               | 600     |      | 160        |                 | ns   |
| t <sub>(SUSTA)</sub>                      | Repeated start condition s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | etup time                     | 600     |      | 160        |                 | ns   |
| t <sub>(SUSTO)</sub>                      | Stop condition setup time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                               | 600     |      | 160        |                 | ns   |
| t <sub>(SUSTO)</sub>                      | Data hold time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>S</sub> ≥ 1.8 V        | 0       | 900  | 0          | 100             | ns   |
| (HDDAT)                                   | Data Hold tillle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>S</sub> < 1.8 V        | 0       | 900  | 0          | MAX<br>3<br>2.5 | ns   |
|                                           | Data satur time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $V_S \geqslant 1.8 \text{ V}$ | 100     |      | 10         |                 | ns   |
| t <sub>(SUDAT)</sub>                      | Data setup time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V <sub>S</sub> < 1.8 V        | 100     |      | 20         |                 | ns   |
| +                                         | SCI alook low poriod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $V_S \geqslant 1.8 \text{ V}$ | 1300    |      | 190        |                 | ns   |
| t <sub>(LOW)</sub>                        | SCL Clock low period                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V <sub>S</sub> < 1.8 V        | 1300    |      | 240        |                 | ns   |
| t <sub>(HIGH)</sub>                       | SCL clock high period                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | •                             | 600     |      | 60         |                 | ns   |
| t <sub>R(SDA)</sub> , t <sub>F(SDA)</sub> | Data rise and fall time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |         | 300  |            | 80              | ns   |
| t <sub>R(SCL)</sub> , t <sub>F(SCL)</sub> | Bus free time between stop and start condition Hold time after repeater After this period, the first Repeated start condition STA) DAT) Data hold time  DAT) Data setup time  SCL clock low period SCL clock high period DAA, tendal, |                               |         | 300  |            | 40              | ns   |
| t <sub>R</sub>                            | Clock and data rise time for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | or SCLK ≤ 100 kHz             |         | 1000 |            |                 | ns   |

Product Folder Links: TMP75B-Q1

## 7.3.3.10 Two-Wire Timing Diagrams



图 7-2. Two-Wire Timing Diagram



A. The value of A0, A1, and A2 are determined by the connections of the corresponding pins.

图 7-3. Two-Wire Timing Diagram for Write Word Format





- A. The value of A0, A1, and A2 are determined by the connections of the corresponding pins.
- B. Controller should leave SDA high to terminate a single-byte read operation.
- C. Controller should leave SDA high to terminate a two-byte read operation.

#### 图 7-4. Two-Wire Timing Diagram for Read Word Format



A. The value of A0, A1, and A2 are determined by the connections of the corresponding pins.

#### 图 7-5. Timing Diagram for SMBus Alert

#### 7.4 Device Functional Modes

#### 7.4.1 Continuous-Conversion Mode

The default mode of the TMP75B-Q1 is continuous conversion, where the ADC performs continuous temperature conversions and stores each result to the temperature register, overwriting the result from the

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

6.5 µA

previous conversion. Conversion rate bits CR1 and CR0 in the configuration register configure the TMP75B-Q1 for typical conversion rates of 37 Hz, 18 Hz, 9 Hz, or 4 Hz. The TMP75B-Q1 has a typical conversion time of 27 ms. To achieve different conversion rates, the TMP75B-Q1 makes a conversion, and then powers down and waits for the appropriate delay set by CR1 and CR0. The default rate is 37 Hz (no delay between conversions). 表 7-4 shows the settings for CR1 and CR0.

| ₹ 1-4. Conversion Rate Settings |     |                                        |                      |  |  |  |  |  |
|---------------------------------|-----|----------------------------------------|----------------------|--|--|--|--|--|
| CR1                             | CR0 | CONVERSION RATE (TYP)                  | I <sub>Q</sub> (TYP) |  |  |  |  |  |
| 0                               | 0   | 37 Hz (continuous conversion, default) | 45 μA                |  |  |  |  |  |
| 0                               | 1   | 18 Hz                                  | 22 µA                |  |  |  |  |  |
| 1                               | 0   | 9 Hz                                   | 12 µA                |  |  |  |  |  |

4 Hz

表 7-4. Conversion Rate Settings

After power-up or a general-call reset, the TMP75B-Q1 immediately starts a conversion, as shown in  $\boxtimes$  7-6. The first result is available after 27 ms (typical). The active quiescent current during conversion is 45  $\mu$  A (typical at 25°C). The quiescent current during delay is 1  $\mu$  A (typical at 25°C).



A. Delay is set by the CR bits in the configuration register.

图 7-6. Conversion Start

#### 7.4.2 Shutdown Mode

Shutdown mode saves maximum power by shutting down all device circuitry other than the serial interface, and reduces current consumption to typically less than  $0.3~\mu$  A. Shutdown mode is enabled when the SD bit in the configuration register is set to 1; the device shuts down after the current conversion is completed. When SD is equal to 0, the device operates in continuous-conversion mode. When shutdown mode is enabled, the ALERT pin and fault counter clear in both comparator and interrupt modes; however, this clearing occurs with the rising edge of the shutdown signal. After shutdown is enabled, reprogramming shutdown does not clear the ALERT pin and the fault counter until a rising edge is generated on the shutdown signal.

#### 7.4.3 One-Shot Mode

The TMP75B-Q1 features a *one-shot* temperature measurement mode. When the device is in shutdown mode, writing a 1 to the OS bit starts a single temperature conversion. The device returns to the shutdown state at the completion of the single conversion. This mode reduces power consumption in the TMP75B-Q1 when continuous temperature monitoring is not required. When the configuration register is read, the OS bit always reads zero.

#### 7.5 Programming

▼ 7-7 shows the internal register structure of the TMP75B-Q1. Use the 8-bit pointer register to address a given data register. The pointer register uses the two LSBs to identify which of the data registers respond to a read or write command.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of the pointer register byte.

▼ 7-8 identifies the bits of t





图 7-7. Internal Register Structure

## 7.6 Register Map

表 7-5 describes the registers available in the TMP75B-Q1 with their pointer addresses, followed by the description of the bits in each register.

表 7-5. Register Map and Pointer Addresses

| P1 | P0 | REGISTER                                  |
|----|----|-------------------------------------------|
| 0  | 0  | Temperature register (read only, default) |
| 0  | 1  | Configuration register (read/write)       |
| 1  | 0  | T <sub>LOW</sub> register (read/write)    |
| 1  | 1  | T <sub>HIGH</sub> register (read/write)   |

图 7-8. Pointer Register (pointer = N/A) [reset = 00h]

| 7        | 6    | 5 | 4 | 3 | 2 | 1 | 0    |
|----------|------|---|---|---|---|---|------|
| Reserved |      |   |   |   |   |   | P0   |
|          | W-0h |   |   |   |   |   | W-0h |

LEGEND: R/W = Read/Write; R = Read only; W = Write only; -n = value after reset



图 7-9. Temperature Register (pointer = 0h) [reset = 0000h]

|    | • • • |      | (pointer | tare register | 1 0. Ichipera | انحا |     |  |  |  |
|----|-------|------|----------|---------------|---------------|------|-----|--|--|--|
| 8  | 9     | 10   | 11       | 12            | 13            | 14   | 15  |  |  |  |
| T4 | T5    | T6   | T7       | T8            | Т9            | T10  | T11 |  |  |  |
|    | R-0h  |      |          |               |               |      |     |  |  |  |
| 0  | 1     | 2    | 3        | 4             | 5             | 6    | 7   |  |  |  |
|    | ved   | Rese |          | ТО            | T1            | T2   | Т3  |  |  |  |
|    | h     | R-   |          | R-0h          |               |      |     |  |  |  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## 表 7-6. Temperature Register Description

| Name      | Description                                                   |  |  |  |  |  |
|-----------|---------------------------------------------------------------|--|--|--|--|--|
| T11 to T4 | The 8 MSBs of the temperature result (resolution of 1°C)      |  |  |  |  |  |
| T3 to T0  | The 4 LSBs of the temperature result (resolution of 0.0625°C) |  |  |  |  |  |

## 图 7-10. Configuration Register (pointer = 1h) [reset = 00FFh]

|          | · · · · · · · · · · · · · · · · · · · | _ · · · · · · · · · · · · · · · · · · · |     | (1   | ,      |        |        |    |    |
|----------|---------------------------------------|-----------------------------------------|-----|------|--------|--------|--------|----|----|
| 15       | 14                                    | 13                                      | 12  | 11   | 10     | 9      | 8      |    |    |
| OS       | C                                     | R                                       | FQ  |      | FQ     |        | POL    | TM | SD |
| R/W-0h   | R/W                                   | /-0h                                    | R/W | /-0h | R/W-0h | R/W-0h | R/W-0h |    |    |
| 7        | 6                                     | 5                                       | 4 3 |      | 2      | 1      | 0      |    |    |
| Reserved |                                       |                                         |     |      |        |        |        |    |    |
| R-FFh    |                                       |                                         |     |      |        |        |        |    |    |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### 表 7-7. Configuration Register Description

| Name | Description                                                                                                                                                                         |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| os   | One-shot mode In shutdown (SD = 1), write 1 to start a conversion. OS always reads back 0.                                                                                          |
| CR   | Conversion rate control CR = 0h: 37-Hz conversion rate (typ) (default) CR = 1h: 18-Hz conversion rate (typ) CR = 2h: 9-Hz conversion rate (typ) CR = 3h: 4-Hz conversion rate (typ) |
| FQ   | Fault queue to trigger the ALERT pin  FQ = 0h: 1 fault (default)  FQ = 1h: 2 faults  FQ = 2h: 4 faults  FQ = 3h: 6 faults                                                           |
| POL  | ALERT polarity control POL = 0: ALERT is active low (default) POL = 1: ALERT is active high                                                                                         |
| ТМ   | ALERT thermostat mode control  TM = 0: ALERT is in comparator mode (default)  TM = 1: ALERT is in interrupt mode                                                                    |
| SD   | Shutdown control bit SD = 0: Device is in continuous conversion mode (default) SD = 1: Device is in shutdown mode                                                                   |

图 7-11.  $T_{LOW}$ : Temperature Low Limit Register (pointer = 2h) [reset = 4B00h]<sup>(1)</sup>

|  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|--|----|----|----|----|----|----|---|---|
|--|----|----|----|----|----|----|---|---|

图 7-11. T<sub>LOW</sub>: Temperature Low Limit Register (pointer = 2h) [reset = 4B00h]<sup>(1)</sup> (continued) L10 L9 L6 L5 L4 L11 L8 R/W-4Bh 2 0 7 6 5 4 3 1 L3 L2 L1 L0 Reserved R/W-0h R-0h

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

(1)  $4B00h = 75^{\circ}C$ .

## 表 7-8. T<sub>LOW</sub> Register Description

| Name      | Description                                                      |  |  |  |  |  |  |
|-----------|------------------------------------------------------------------|--|--|--|--|--|--|
| L11 to L4 | The 8 MSBs of the temperature low limit (resolution of 1°C)      |  |  |  |  |  |  |
| L3 to L0  | The 4 LSBs of the temperature low limit (resolution of 0.0625°C) |  |  |  |  |  |  |

## 图 7-12. T<sub>HIGH</sub>: Temperature High Limit Register (pointer = 3h) [reset = 5000h]<sup>(1)</sup>

|     | 11101   | •    |    | · · · ·  |    |    |    |  |  |  |
|-----|---------|------|----|----------|----|----|----|--|--|--|
| 15  | 14      | 13   | 12 | 11       | 10 | 9  | 8  |  |  |  |
| H11 | H10     | H9   | H8 | H7       | H6 | H5 | H4 |  |  |  |
|     | R/W-50h |      |    |          |    |    |    |  |  |  |
| 7   | 6       | 5    | 4  | 3        | 2  | 1  | 0  |  |  |  |
| Н3  | H2      | H1   | H0 | Reserved |    |    |    |  |  |  |
|     | R/V     | V-0h |    |          | R- | 0h |    |  |  |  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

(1) 5000h = 80°C.

## 表 7-9. T<sub>HIGH</sub> Register Description

| Name      | Description                                                       |
|-----------|-------------------------------------------------------------------|
| H11 to H4 | The 8 MSBs of the temperature high limit (resolution of 1°C)      |
| H3 to H0  | The 4 LSBs of the temperature high limit (resolution of 0.0625°C) |

Copyright © 2022 Texas Instruments Incorporated



## 8 Application and Implementation

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定 器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 8.1 Application Information

The TMP75B-Q1 is used to measure the PCB temperature of the location it is mounted. The programmable address options allow up to eight locations on the board to be monitored on a single serial bus. Connecting the ALERT pins together and programming the temperature limit registers to desired values allows for a temperature watchdog operation of all devices, interrupting the host controller only if the temperature exceeds the limits.

### 8.2 Typical Application



图 8-1. Temperature Monitoring of Multiple Locations on a PCB

Product Folder Links: TMP75B-Q1

22

#### 8.2.1 Design Requirements

The TMP75B-Q1 only requires pullup resistors on SDA and ALERT, although a pullup resistor is typically present on the SCL as well. A 0.01-  $\mu$  F bypass capacitor on the supply is recommended, as shown in 88-1. The SCL, SDA, and ALERT lines can be pulled up to a supply that is equal to or higher than  $V_S$  through the pullup resistors. To configure one of eight different addresses on the bus, connect A0, A1, and A2 to either  $V_S$  or GND.

#### 8.2.2 Detailed Design Procedure

The TMP75B-Q1 should be placed in close proximity to the heat source to be monitored, with a proper layout for good thermal coupling. This ensures that temperature changes are captured within the shortest possible time interval.

#### 8.2.3 Application Curve

8-2 shows the step response of the TMP75B-Q1 to a submersion in an oil bath of 100°C from room temperature (27°C). The time-constant, or the time for the output to reach 63% of the input step, is 1.5 seconds.



图 8-2. Temperature Step Response

# 9 Power-Supply Recommendations

The TMP75B-Q1 operates with power supply in the range of 1.4 V to 3.6 V. It is optimized for operation at 1.8-V supply but can measure temperature accurately in the full supply range.

A power-supply bypass capacitor is recommended; place this capacitor as close as possible to the supply and ground pins of the device. A typical value for this supply bypass capacitor is  $0.01~\mu$  F. Applications with noisy or high-impedance power supplies may require additional decoupling capacitors to reject power-supply noise.



## 10 Layout

## 10.1 Layout Guidelines

Place the temperature sensor as close as possible and run copper planes on the ground or other layers to ensure good thermal coupling to the heat source for fast settling and accurate measurement of the temperature of the hot spot.

Place the power-supply bypass capacitor as close as possible to the supply and ground pins.

Pull up the open-drain output pins (SDA and ALERT) to a supply voltage rail (V<sub>S</sub> or higher but up to 3.6 V) through 10-k Ω pullup resistors. Smaller values of the resistors can be used to compensate for long bus traces that can cause an increase in capacitance and slow rise time for the open-drain outputs; the values should not be less than  $1k\Omega$  to avoid self-heating effects due to increased current through the part in the low states of the outputs.

#### 10.2 Layout Example





图 10-1. Layout Example

Product Folder Links: TMP75B-Q1



## 11 Device and Documentation Support

## 11.1 Documentation Support

#### 11.1.1 Related Documentation

SBOU141 — TMP75xEVM User's Guide

#### 11.2 Trademarks

所有商标均为其各自所有者的财产。

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 16-May-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| TMP75BQDGKRQ1    | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 125   | T75BQ                | Samples |
| TMP75BQDGKTQ1    | ACTIVE     | VSSOP        | DGK                | 8    | 250            | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 125   | T75BQ                | Samples |
| TMP75BQDQ1       | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU-DCC                    | Level-2-260C-1 YEAR | -40 to 125   | T75BQ                | Samples |
| TMP75BQDRQ1      | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU-DCC                    | Level-2-260C-1 YEAR | -40 to 125   | T75BQ                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

# PACKAGE OPTION ADDENDUM

www.ti.com 16-May-2022

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TMP75B-Q1:

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMP75BQDGKRQ1 | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TMP75BQDGKTQ1 | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TMP75BQDRQ1   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 3-Jun-2022



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMP75BQDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TMP75BQDGKTQ1 | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| TMP75BQDRQ1   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TMP75BQDQ1 | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司