

#### www.ti.com.cn

ZHCS945-JUNE 2012

**TPS65471** 

# 针对锂电池供电系统的单片电源和电池管理集成电路 (IC) 查询样品: TPS65471

## 特性

- 40 引脚四方扁平无引线 (QFN) 封装 (6mm x 6mm) 并带有 PowerPAD™
- 带有电源正常信号输出和反向电流保护的集成动态 电源路径电路 (VBUS, VAC, VBAT)
- 带有 2 个状态引脚和安全定时器的 550mA 锂离子
  电池充电器
- 集成的 4.25V 同步升压转换器 (PWM) 和低压降稳 压器 (LDO) 为 LED 提供电压源
- 用于系统中每个功能的 4 个 LDO
- USB 挂起模式
- 复位输出
- 带有脉宽调制 (PWM) 控制的 3 个 LED 驱动器

- 集成的 3.0V LDO 稳压器
- 集成的 3.2V LDO 稳压器
- 一个电机驱动器控制
- LDO 稳压器和升压转换器打开/关闭控制
- 指示线性充电器状态的状态输出
- 反向电流保护和热关断电路

## 应用范围

• 手持式设备

## 说明/订购信息

TPS65471 集成一个锂离子线性充电器、电源路径管理、四个 LDO 稳压器、4.25V 同步升压转换器和 4.25V LDO 稳压器、三个 LED 驱动器和一个电机驱动器。

借助于电源路径电路, USB 端口、AC-DC 适配器和锂离子电池电源可以被无缝切换为 3.2V LDO 输出稳压器电源。这样就防止了系统中的不稳定性。

TPS65471 充电器自动选择 USB 端口或者 AC-DC 适配器。

EN\_VLDO 数字输入被用于打开或者关闭 VLED4P25, VLD02 和 VLD04 的输出。

EN\_VLDO3 数字输入被用于打开或者关闭 VLD03 的输出。

TPS65471 采用40 引脚 QFN 封装并具有 PowerPAD™。

#### **ORDERING INFORMATION**

| TJ             | PACKAGE   | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|-----------|-----------------------|------------------|--|
| -10°C to 125°C | RHA (QFN) | TPS65471RHA           | TPS65471         |  |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

# TPS65471



#### ZHCS945 - JUNE 2012

www.ti.com.cn

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.





www.ti.com.cn

ZHCS945-JUNE 2012

#### PIN OUT



## **TERMINAL FUNCTIONS**

| NAME NO. |        | DESCRIPTION                                                                                                                                                          | EXTERNAL REQUIRED COMPONENTS<br>(SEE TYPICAL APPLICATION)                                                                                       |
|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| VAC      | 35, 36 | Power input from AC-DC adapter                                                                                                                                       | 1-μF capacitor to AGND to minimize overvoltage transients during AC power hot-plug events. Also Zener diode for surge protection is connected.  |
| VBUS     | 33, 34 | Power input from USB-port                                                                                                                                            | 1-μF capacitor to AGND to minimize overvoltage transients during BUS power hot-plug events. Also Zener diode for surge protection is connected. |
| VBUS_PG  | 30     | VBUS power-good status output. (CMOS output)                                                                                                                         | Can be used to indicate Power Good signal to system.                                                                                            |
| VAC_PG   | 31     | VAC power-good status output (CMOS output)                                                                                                                           | Can be used to indicate Power Good signal to system.                                                                                            |
| STAT1    | 9      | Charge status output 1 (open-drain output)                                                                                                                           | Connect 100-k $\Omega$ external pullup resistor between STAT1 and VLDO1.                                                                        |
| STAT2    | 8      | Charge status output 2 (open-drain output)                                                                                                                           | Connect 100-k $\Omega$ external pullup resistor between STAT2 and VLDO1.                                                                        |
| ISET1    | 11     | Charge current set point for VBUS input                                                                                                                              | External resistor from ISET1 pin and AGND pin sets charge current value when the power input from USB-port.                                     |
| ISET2    | 10     | Charge current set point for VAC input                                                                                                                               | External resistor from ISET1 pin and ISET2 pin sets charge current value when the power input from AC-DC adapter.                               |
| nCHEN    | 27     | Charge enable input (active low)                                                                                                                                     | Charge enable signal from system.                                                                                                               |
| VIN      | 5      | Power input for boost regulator. It is connected to the Li-ion battery.                                                                                              | Connect to Li-ion battery positive terminal. Connect 22- $\mu$ F capacitor from VIN pin to PGND.                                                |
| L        | 4      | The inductor is connected between this pin and the SW pin                                                                                                            | 6.8-µH inductor to SW pin.                                                                                                                      |
| SW       | 3      | Switching node of the IC. Connect the inductor between this pin and the L pin.                                                                                       | 6.8-µH inductor to L pin.                                                                                                                       |
| VLED4P25 | 1      | LDO and synchronous boost converter output                                                                                                                           | 22-µF capacitor to PGND. Connect series resistor for current limitation to each LED (R,G,B).                                                    |
| PGND     | 2      | Synchronous boost converter power ground                                                                                                                             | Connect to ground plane.                                                                                                                        |
| VBAT     | 6, 7   | Power input and output for Li-ion battery                                                                                                                            | Connect to Li-ion battery positive terminal. Connect 1-µF capacitor from VBAT pin to AGND.                                                      |
| R        | 39     | Output for Red LED driver. The open-drain output pulls low when the CTL_R pin goes to H level. $R_{ON} = 1 \Omega$ (typical)                                         | Connect to RED input of Red LED.                                                                                                                |
| G        | 38     | Output for Green LED driver. The open-drain output pulls low when the CTL_G pin goes to H level. $R_{ON} = 1 \Omega$ (typical)                                       | Connect to GREEN input of Green LED.                                                                                                            |
| В        | 37     | Output for Blue LED driver. The open-drain output pulls low when the CTL_B pin goes to H level. $R_{ON} = 1 \Omega$ (typical)                                        | Connect to BLUE input of Blue LED.                                                                                                              |
| LEDGND   | 40     | LED drivers power ground                                                                                                                                             | Connect to ground plane.                                                                                                                        |
| VLDO1    | 28     | LDO output, fixed 3.2 V. The output current of VLOD1 is limited to 20 mA (maximum), when both EN_VLDO and EN_VLDO3 input pins are low level.                         | 1-μF capacitor to AGND                                                                                                                          |
| VLDO2    | 29     | LDO output, fixed 3.2 V                                                                                                                                              | 1-µF capacitor to AGND                                                                                                                          |
| VLOD3    | 24     | LDO output, fixed 3.2 V                                                                                                                                              | 1-µF capacitor to AGND                                                                                                                          |
| VLDO4    | 21     | LDO output, fixed 3.0 V                                                                                                                                              | 1-µF capacitor to AGND                                                                                                                          |
| nRST_OUT | 26     | System reset output, generated according to the VLDO1 output voltage (open-drain output). Connect $100-k\Omega$ internal pullup resistor between nRST_OUT and VLDO1. | Can be used to indicate the reset output signal to system.                                                                                      |
| MTRIN    | 22     | Motor driver output. The open-drain output pulls low when the CTL_MTR pin goes to H level. $R_{ON} = 1 \Omega$ (typical)                                             | Can be used to drive motor.                                                                                                                     |
| CTL_MTR  | 17     | Control input for motor driver (active H)                                                                                                                            | Motor driver control input signal from system                                                                                                   |
| MTRGND   | 23     | Motor driver power ground                                                                                                                                            | Connect ground plane                                                                                                                            |



www.ti.com.cn



# **TERMINAL FUNCTIONS (continued)**

| NAME                  | NO.   | DESCRIPTION                                                                                                                                                          | EXTERNAL REQUIRED COMPONENTS<br>(SEE TYPICAL APPLICATION)                                                                                           |
|-----------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| CTL_B                 | 14    | Control input for (B pin) Blue LED driver (active H)                                                                                                                 | Blue LED driver control input signal from system                                                                                                    |
| CTL_G                 | 15    | Control input for (G pin) Green LED driver (active H)                                                                                                                | Green LED driver control input signal from system                                                                                                   |
| CTL_R                 | 16    | Control input for (R pin) Red LED driver (active H)                                                                                                                  | Red LED driver control input signal from system                                                                                                     |
| DGND                  | 25    | Digital ground                                                                                                                                                       | Connect to ground plane.                                                                                                                            |
| PWR                   | 12,13 | Power path output. The power supply for each LDO.                                                                                                                    | 10- $\mu$ F capacitor to AGND. Regarding an effect of DC bias on capacitor, select a capacitor that can secure at least 4.7- $\mu$ F in worse case. |
| EN_VLDO               | 19    | Enable input for VLDO2, VLDO4 and VLED4P25 (active H)                                                                                                                | LDO2, LDO4 and 4.25 VLDO control input signal from system                                                                                           |
| EN_VLDO3              | 18    | Enable input for VLDO3                                                                                                                                               | LDO3 control input signal from system                                                                                                               |
| TEST                  | 32    | Test pin. Normally open.                                                                                                                                             |                                                                                                                                                     |
| USB_SUSPEND           | 20    | Control input for USB suspended mode. To reduce supply current from VBUS (active H).                                                                                 | USB suspended input signal from system                                                                                                              |
| Thermal Pad<br>(AGND) |       | Analog ground (AGND) input. Thermal ground<br>should be soldered to the analog ground, use<br>thermal via to connect to ground plane for<br>ideal power dissipation. | Connect the PowerPAD to ground plane.                                                                                                               |

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)

|                                  | VBUS, VAC, PWR, SW, ISET1, ISET2                                                                             | -0.3 to 7   |    |
|----------------------------------|--------------------------------------------------------------------------------------------------------------|-------------|----|
| Input                            | VBAT, VLDO1, VLDO2, VDLO3, VDLO4, VLED4P25, VIN, L, R, G, B, MTRIN                                           | -0.3 to 5.5 | v  |
| voltage                          | nCHEN, USB_SUSPEND, CTL_R, CTL_G, CTL_B, CTL_MTR, EN_VLDO, EN_VLDO3, nRST_OUT, VBUS_PG, VAC_PG, STAT1, STAT2 | -0.3 to 3.6 | Ť  |
| Output<br>sink/source<br>current | VBUS_PG, VAC_PG, nRST_OUT, STAT1, STAT2                                                                      | 15          | mA |
| TJ                               | Junction temperature range                                                                                   | -40 to 150  | °C |
| T <sub>STG</sub>                 | Storage temperature range                                                                                    | -65 to 150  | °C |

## **RECOMMENDED OPERATING CONDITIONS**

|                   |                                               | MIN  | NOM MAX | UNIT |
|-------------------|-----------------------------------------------|------|---------|------|
| V <sub>VBUS</sub> | Supply voltage (VBUS)                         | 4.75 | 5.25    | V    |
| V <sub>VAC</sub>  | Supply voltage (VAC)                          | 4.75 | 5.75    | V    |
| $V_{VBAT1}$       | Supply voltage (VBAT) for linear charger      | 2.7  | 4.3     | V    |
| $V_{VBAT2}$       | Supply voltage (VBAT) for 4.25-V boost output | 3.2  | 4.3     | V    |
| T <sub>A</sub>    | Operating ambient temperature                 | -10  | 85      | °C   |
| TJ                | Operating junction temperature                | -10  | 125     | °C   |

# PACKAGE DISSIPATION RATINGS

| PACKAGE | θ <sub>JA</sub> (°C/W) | T <sub>A</sub> < 40°C<br>POWER RATING (W) | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 40°C (mW/°C) |
|---------|------------------------|-------------------------------------------|--------------------------------------------------------|
| RHA     | 30.1                   | 2.82                                      | 33.2                                                   |

www.ti.com.cn

# **ELECTRICAL CHARACTERISTICS**

| over -10°C < T | < 125°C and | recommended | supply voltage | (unless | otherwise noted) |
|----------------|-------------|-------------|----------------|---------|------------------|
|                |             |             |                |         |                  |

|                              | PARAMETER                                              | TEST CONDITIONS                                                                                                                                | MIN  | TYP  | MAX  | UNIT |
|------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| INPUT CURREN                 | т                                                      | · · · · · · · · · · · · · · · · · · ·                                                                                                          |      |      |      |      |
| I <sub>VAC</sub>             | Active supply current from VAC                         | No load, EN_VLDO = H, EN_VLDO3 = H,<br>nCHEN = H, USB_SUSPEND = L,<br>VBAT = 3.8 V, VAC = 5.25 V                                               |      | 237  |      | μΑ   |
| I <sub>VBUS</sub>            | Active supply current from VBUS                        | No load, EN_VLDO = H, EN_VLDO3 = H,<br>nCHEN = H, USB_SUSPEND = L,<br>VBAT = 3.8 V, VAC = 5 V                                                  |      | 237  |      | μA   |
| I <sub>VBUS(USPND)</sub>     | VBUS current at USB suspend mode                       | No load, EN_VLDO = H, EN_VLDO3 = H,<br>nCHEN = H, USB_SUSPEND = H,<br>VBAT = 2.8 V, VAC = 5.25 V                                               |      | 207  | 290  | μA   |
| I <sub>VBAT</sub>            | Active supply current from VBAT                        | No load, EN_VLDO = H, EN_VLDO3 = H,<br>nCHEN = H, USB_SUSPEND = L,<br>VBAT = 4.2 V                                                             |      | 1.4  |      | mA   |
| I <sub>VBAT(STBY)</sub>      | VBAT standby current                                   | No load, EN_VLDO = L, EN_VLDO3 = L,<br>nCHEN = H, USB_SUSPEND = L,<br>VBAT = 4.2 V, T_J = $60^{\circ}$ C                                       |      | 56   | 88   | μA   |
| I <sub>VBAT(SUP)</sub>       | Sleep current at VBAT                                  | Sum of current into VBAT pin.<br>VBAT = 2.5 V < V <sub>(BATUVLO)</sub><br>At nCHEN=H and<br>state #01, 02, 03, 04, 09, 10, $T_J = 60^{\circ}C$ |      | 3    |      | μA   |
| UVLO/PG COMP                 | ARATOR/OVER DISCHARGE PROT                             | FECTION FOR LI-ION                                                                                                                             |      |      |      |      |
| V <sub>(VBUSPG)</sub>        | Power good threshold voltage for VBUS                  | At VBUS pin, L to H                                                                                                                            | 4.08 | 4.25 | 4.42 | V    |
| V <sub>(VBUSPGHYS)</sub>     | Hysteresis voltage on $V_{(\text{VBUSPG})}$            | At VBUS pin, $V_{(VBUSPG)}$ - $V_{(VBUSPGHYS)}$ is threshold voltage for H to L                                                                |      | 100  |      | mV   |
| V <sub>(VACPG)</sub>         | Power good threshold voltage for VAC                   | At VAC pin, L to H                                                                                                                             | 4.08 | 4.25 | 4.42 | V    |
| V <sub>(VACPGHYS)</sub>      | Hysteresis voltage on $V_{(\text{VACPG})}$             | At VAC pin, $V_{(VAC)}$ - $V_{(VACHYS)}$ is threshold voltage for H to L                                                                       |      | 100  |      | mV   |
| V <sub>(BATUVLO)</sub>       | Under voltage lock out voltage for Li-ion              | At VBAT pin                                                                                                                                    | 2.6  | 2.7  | 2.8  | V    |
| V <sub>BATmin(BATUVLO)</sub> | Minimum V <sub>BAT</sub> for over discharge protection | At VBAT pin                                                                                                                                    |      | 1.5  |      | V    |
| t <sub>dly(BATUVLO)</sub>    | Li-ion UVLO deglitch time                              | Only for falling edge (H to L)                                                                                                                 |      | 420  |      | μs   |
| POWER PATH                   |                                                        |                                                                                                                                                |      |      |      |      |
| R <sub>ON(BUS)</sub>         | Resistance of a FET between VBUS and PWR               | VBUS = 4.75 V                                                                                                                                  |      | 130  |      | mΩ   |
| R <sub>ON(AC)</sub>          | Resistance of a FET between VAC and PWR                | VAC = 4.75 V                                                                                                                                   |      | 130  |      | mΩ   |
|                              | Projetance of a FFT between                            | VABT = 3.3 V                                                                                                                                   |      | 50   |      | mΩ   |
| R <sub>ON(BAT)</sub>         | Resistance of a FET between<br>VBAT and PWR            | VBAT = 3.3 V, EN_VLDO = L,<br>EN_VLDO3 = L                                                                                                     |      | 5    |      | Ω    |



**TPS65471** 

www.ti.com.cn

# **ELECTRICAL CHARACTERISTICS**

over -10°C <  $T_{\rm J}$  < 125°C and recommended supply voltage (unless otherwise noted)

|                              | PARAMETER                     | TEST CONDITIONS                                                        | MIN   | TYP  | MAX   | UNIT |
|------------------------------|-------------------------------|------------------------------------------------------------------------|-------|------|-------|------|
| LDO REGULATO                 | DRS                           | · · · ·                                                                |       |      | ·     |      |
| LDO4 (C <sub>OUT</sub> = 1   | μF, 3.4 V < PWR < 5.75 V)     |                                                                        |       |      |       |      |
| V <sub>(VLDO4)</sub>         | VLDO4 output voltage          | 3.4 V < PWR < 5.75 V                                                   | 2.9   | 3    | 3.1   | V    |
| I <sub>(VLDO4)</sub>         | VLDO4 output current          |                                                                        | 1     |      | 150   | mA   |
| V <sub>DO(VLDO4)</sub>       | VLDO4 dropout voltage         | I <sub>O</sub> = 150 mA                                                |       | 0.14 |       | V    |
| I <sub>(VLDO4_ILMT)</sub>    | VLDO4 output current limit    |                                                                        | 350   |      |       | mA   |
| PSRR <sub>(VLDO4)</sub>      | Power supply rejection ratio  |                                                                        |       | -60  |       | dB   |
| LDO1 (C <sub>OUT</sub> = 1   | μF, 3.4 V < PWR < 5.75 V)     | · · · ·                                                                |       |      | ·     |      |
| V <sub>(VLDO1)</sub>         | VLDO1 output voltage          | 3.4 V < PWR < 5.75 V                                                   | 3.136 | 3.2  | 3.264 | V    |
| I <sub>(VLDO1)</sub>         | VLDO1 output current          |                                                                        | 1     |      | 100   | mA   |
| V <sub>DO(VLDO1)</sub>       | VLDO1 dropout voltage         | I <sub>O</sub> = 100 mA                                                |       | 0.12 |       | V    |
| I(VLDO1_ILMT)                | VLDO1 output current limit    |                                                                        |       | 250  |       | mA   |
| PSRR <sub>(VLDO1)</sub>      | Power supply rejection ratio  |                                                                        |       | -60  |       | dB   |
| R <sub>ON(VLDO1_dichg)</sub> | Discharge resistance on VLDO1 |                                                                        |       | 630  |       | Ω    |
| RESET CIRCUIT                |                               |                                                                        |       |      |       |      |
| V <sub>(RST)</sub>           | Reset threshold voltage       | At VLDO1, H to L                                                       | 2.7   | 2.8  | 2.9   | V    |
| V <sub>(RSTHYS)</sub>        | Hysteresis voltage for reset  | At VLDO1, $V_{(RST)}$ + $V_{(RSTHYS)}$ is threshold voltage for L to H |       | 140  |       | mV   |
| LDO2 (C <sub>OUT</sub> = 1   | μF, 3.4 V < PWR < 5.75 V)     |                                                                        |       |      |       |      |
| V <sub>(VLDO2)</sub>         | VLDO2 output voltage          | 3.4 V < PWR < 5.75 V                                                   | 3.136 | 3.2  | 3.232 | V    |
| I <sub>(VLDO2)</sub>         | VLDO2 output current          |                                                                        | 1     |      | 30    | mA   |
| V <sub>DO(VLDO2)</sub>       | VLDO2 dropout voltage         | I <sub>O</sub> = 30 mA                                                 |       | 0.03 |       | V    |
| I(VLDO2_ILMT)                | VLDO2 output current limit    |                                                                        |       | 250  |       | mA   |
| PSRR <sub>(VLDO2)</sub>      | Power supply rejection ratio  |                                                                        |       | -60  |       | dB   |
| LDO3 (C <sub>OUT</sub> = 1   | μF, 3.4 V < PWR < 5.75 V)     | · · ·                                                                  |       |      | I     |      |
| V <sub>(VLDO3)</sub>         | VLDO3 output voltage          | 3.4 V < PWR < 5.75 V                                                   | 3.136 | 3.2  | 3.264 | V    |
| I <sub>(VLDO3)</sub>         | VLDO3 output current          |                                                                        | 1     |      | 150   | mA   |
| V <sub>DO(VLDO3)</sub>       | VLDO3 dropout voltage         | I <sub>O</sub> = 150 mA                                                |       | 0.13 |       | V    |
| I(VLDO3_ILMT)                | VLDO3 output current limit    |                                                                        |       | 250  |       | mA   |
| PSRR <sub>(VLDO3)</sub>      | Power supply rejection ratio  |                                                                        |       | -60  |       | dB   |

Texas Instruments

www.ti.com.cn

# **ELECTRICAL CHARACTERISTICS**

over -10°C <  $T_J$  < 125°C and recommended supply voltage (unless otherwise noted)

|                        | PARAMETER                                                   | TEST CONDITIONS                                                                                                                                                              | MIN                            | ТҮР                                       | MAX                            | UNI |
|------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------------------------|--------------------------------|-----|
| LINEAR CHAR            |                                                             |                                                                                                                                                                              |                                |                                           |                                |     |
|                        | SULATION ( $V_{O(REG)} + V_{(DO_MAX)} < V_{PW}$             | <sub>/R</sub> , I <sub>(TERM)</sub> < I <sub>O(OUT)</sub> < 550 mA)                                                                                                          |                                |                                           |                                |     |
| V <sub>O(REG)</sub>    | Output voltage                                              |                                                                                                                                                                              |                                | 4.2                                       |                                | V   |
| A <sub>CC(REG)</sub>   | Voltage regulation accuracy                                 | $T_A = 25^{\circ}C, I_{O(OUT)} = 50 \text{ mA}$                                                                                                                              | -0.35                          |                                           | 0.35                           | %   |
|                        |                                                             | See                                                                                                                                                                          | -1                             |                                           | 1                              |     |
| V <sub>(DO)</sub>      | Dropout voltage (V <sub>(PWR)</sub> - V <sub>(OUT)</sub> )  |                                                                                                                                                                              |                                | 350                                       | 500                            | mV  |
| CURRENT REG            | GULATION                                                    |                                                                                                                                                                              |                                |                                           |                                |     |
| O(OUT)                 | Output current range                                        | $ \begin{array}{l} V_{PWR} > V_{(LOWV)} \\ V_{PWR} - V_{VBAT} > V_{(DO)} \\ V_{PWR} > 4.6 \end{array} $                                                                      | 50                             |                                           | 550                            | mA  |
| V <sub>(SET)</sub>     | Output current set voltage                                  | Voltage on ISET1 pin,<br>$V_{PWR} = 4.85 \text{ V}, \text{ I}_{O(OUT)} = 550 \text{ mA}$<br>$V_{BAT} = 4 \text{ V}$                                                          | 2.463                          | 2.5                                       | 2.538                          | V   |
|                        |                                                             | $V_{PWR}$ = 4.85 V, I <sub>O(OUT)</sub> = 60 mA<br>V <sub>BAT</sub> = 2.8 V, Pre-charge mode                                                                                 | 299                            | 319                                       | 339                            |     |
| K <sub>(SET)</sub>     | Output current set factor                                   | $V_{PWR}$ = 4.85 V, $I_{O(OUT)}$ = 60 mA<br>V <sub>BAT</sub> = 4 V, CC mode                                                                                                  | 285                            | 321                                       | 357                            |     |
|                        |                                                             | $\label{eq:VPWR} \begin{array}{l} V_{PWR} = 4.85 \ V, \ I_{O(OUT)} = 550 \ mA \\ V_{BAT} = 4 \ V, \ CC \ mode \end{array}$                                                   | 307                            | 322                                       | 337                            |     |
| PRECHARGE A            | AND SHORT-CIRCUIT CURRENT RE                                |                                                                                                                                                                              |                                |                                           |                                |     |
| V <sub>(LOWV)</sub>    | Precharge to fast-charge transition threshold               | Voltage on VBAT pin                                                                                                                                                          | 2.8                            | 3                                         | 3.2                            | V   |
| (DEG-FtoP)             | Deglitch time for fast-charge to precharge transition       | $\label{eq:VPWR(min)} \begin{array}{l} V_{PWR(min)} > 4.6 \ V, \ t_{FALL} = 100 \ ns, \\ 10\text{-}mV \ overdrive, \\ \\ VBAT \ decreasing \ below \ threshold. \end{array}$ | 250                            | 375                                       | 500                            | ms  |
| O(PRECHARGE)           | Precharge range                                             | $0 V < V_{PWR} < V_{(LOWV)}, t < t_{(PRECHG)}$                                                                                                                               | 5                              |                                           | 55                             | mA  |
| V <sub>(PRECHG)</sub>  | Precharge set voltage                                       | Voltage on ISET1 pin,<br>$V_{O(REG)} = 4.2 V$ ,<br>$0 V < V_{PWR} > V_{(LOWV)}$ , $t < t_{(PRECHG)}$                                                                         | 235                            | 250                                       | 265                            | mV  |
| TERMINATION            | DETECTION                                                   |                                                                                                                                                                              |                                |                                           | I                              |     |
| (TERM)                 | Charge termination detection range                          | $V_{BAT} > V_{(RCH)}, t < t_{(TRMDET)}$                                                                                                                                      | 5                              |                                           | 55                             | mA  |
| V <sub>(TERM)</sub>    | Charge termination detection set voltage                    | Voltage on ISET1 pin,<br>$V_{O(REG)} = 4.2 V$<br>$V_{BAT} > V_{(RCH)}, t < t_{(TRMDET)}$                                                                                     | 235                            | 250                                       | 265                            | mV  |
| (TRMDET)               | Deglitch time for termination detection                     | $\begin{array}{l} V_{PWR(min)} > 4.6 \text{ V}, t_{FALL} = 100 \text{ ns}, \\ Charging current decreasing below \\ 10\text{-mV overdrive} \end{array}$                       | 250                            | 375                                       | 500                            | ms  |
| BATTERY REC            | HARGE THRESHOLD                                             |                                                                                                                                                                              | •                              |                                           |                                |     |
| V <sub>(RCH)</sub>     | Recharge threshold                                          | T <sub>A</sub> = 25°C                                                                                                                                                        | V <sub>O(REG)</sub> -<br>0.115 | V <sub>O(REG)</sub> - 0.10                | V <sub>O(REG)</sub> -<br>0.085 | V   |
| t(DEGL)                | Deglitch time for recharge detect                           | $\begin{array}{l} V_{PWR(min)} > 4.6 \ V, \ t_{FALL} = 100 \ ns, \\ Decreasing \ below \ or \ increasing \ above \\ threshold, \ 10\text{-mV} \ overdrive \end{array}$       | 250                            | 375                                       | 500                            | ms  |
| TIMERS                 |                                                             |                                                                                                                                                                              |                                |                                           | 1                              |     |
| (PRECHG)               | Precharge time                                              |                                                                                                                                                                              | 1620                           | 1800                                      | 1989                           | s   |
| (CHG)                  | Charge time                                                 |                                                                                                                                                                              | 22680                          | 25200                                     | 27720                          | S   |
| (FAULT)                | Timer fault recovery current                                |                                                                                                                                                                              |                                | 200                                       |                                | μA  |
| (TMRRST)               | Deglitch time to reset timers<br>when disabling charger     |                                                                                                                                                                              | 250                            | 375                                       | 500                            | ms  |
| BATTERY CHA            | ARGER ON/OFF COMPARATOR                                     |                                                                                                                                                                              |                                |                                           |                                |     |
| V <sub>(CHGOFF)</sub>  | Charger off threshold voltage                               | $2.7 \text{ V} < \text{V}_{\text{BAT}} < \text{V}_{\text{O(REG)}}$                                                                                                           | V <sub>PV</sub>                | <sub>VR</sub> < V <sub>BAT</sub> + 80 mV  |                                | V   |
| V <sub>(CHGON)</sub>   | Charger on threshold voltage                                | $2.7 \text{ V} < \text{V}_{\text{BAT}} < \text{V}_{\text{O(REG)}}$                                                                                                           | V <sub>PW</sub>                | <sub>/R</sub> > V <sub>BAT</sub> + 110 m∖ | ,                              | V   |
| ISET2                  |                                                             | · · · ·                                                                                                                                                                      |                                |                                           |                                |     |
| R <sub>ON(ISET2)</sub> | N-channel MOSFET on-<br>resistance between ISET2 and<br>GND | V <sub>AC</sub> = 4.75 V                                                                                                                                                     |                                | 4                                         |                                | Ω   |



**TPS65471** 

ZHCS945-JUNE 2012

www.ti.com.cn

# **ELECTRICAL CHARACTERISTICS**

over  $-10^{\circ}$ C < T<sub>J</sub> < 125^{\circ}C and recommended supply voltage (unless otherwise noted)

|                              | PARAMETER                                                                 | TEST CONDITIONS                                                            | MIN         | TYP  | MAX       | UNIT |
|------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------|------|-----------|------|
| 4.25-V BOOST A               | ND LDO (C <sub>OUT</sub> = 22 $\mu$ F, L = 6.8 $\mu$ H, C <sub>IN</sub> = | 22 μF)                                                                     |             |      |           |      |
| V <sub>(VLED4P25)</sub>      | VLED4P25 output voltage                                                   | 3.2 V < V <sub>BAT</sub> < 4.3 V for boost or 4.6 V < PWR < 5.75 V for LDO | 4.165       | 4.25 | 4.335     | V    |
| I <sub>(VLED4P25)</sub>      | VLED4P25 output current                                                   |                                                                            | 1           |      | 140       | mA   |
| 4.25-V LDO                   |                                                                           |                                                                            |             |      |           |      |
| I(VLED4P25_ILMT)             | 4.25-V LDO output current limit                                           | 4.6 V < PWR < 5.75 V                                                       |             | 250  |           | mA   |
| V <sub>DO(VLED4P25)</sub>    | 4.25-V LDO dropout voltage                                                | I <sub>O</sub> = 140 mA                                                    |             |      | 0.35      | V    |
| PSRR <sub>(VLED4P25)</sub>   | Power supply rejection ratio                                              |                                                                            |             | -60  |           | dB   |
| 4.25-V BOOST                 |                                                                           |                                                                            |             |      | ·         |      |
| fOSC_VLED4P25                | 4.25-V boost switching frequency                                          |                                                                            |             | 555  |           | kHz  |
| I(VLED4P25_Boost_<br>ILMT)   | 4.25-V boost output current limit                                         | 3.2 V < V <sub>BAT</sub> < 4.3 V                                           |             | 800  |           | mA   |
| R <sub>ON(ISO)</sub>         | Isolation MOSFET on-resistance between VIN and L                          | V <sub>BAT</sub> = 3.2 V                                                   |             | 300  |           | mΩ   |
| R, G, B OUTPUT               | S                                                                         | 1                                                                          |             |      |           |      |
| R <sub>ON(R)</sub>           | N-channel MOSFET on-resistance between R and LEDGND                       |                                                                            |             | 1    |           | Ω    |
| R <sub>ON(G)</sub>           | N-channel MOSFET on-resistance between G and LEDGND                       |                                                                            |             | 1    |           | Ω    |
| R <sub>ON(B)</sub>           | N-channel MOSFET on-resistance between B and LEDGND                       |                                                                            |             | 1    |           | Ω    |
| MTRIN OUTPUT                 |                                                                           | 1                                                                          | 1           |      |           |      |
| R <sub>ON(MTR)</sub>         | N-channel MOSFET on-resistance between MTRIN and MTRGND                   |                                                                            |             | 1    |           | Ω    |
| CTR_R, CTL_G, 0              | CTL_B, CTL_MTR, EN_VLDO, EN_VLDO                                          | 3, USB_SUSPEND AND nCHEN INPU                                              | rs          |      |           |      |
| V <sub>IL</sub>              | Low level input voltage                                                   | VLDO1 = 3.2 V                                                              | 0.3 x VLDO1 |      |           | V    |
| V <sub>IH</sub>              | High level input voltage                                                  | VLDO1 = 3.2 V                                                              |             | 0    | 7 x VLDO1 | V    |
| R <sub>PD(CTL_R)</sub>       | Pull-down resistor (CTL_R)                                                |                                                                            |             | 1000 |           | kΩ   |
| R <sub>PD(CTL_G)</sub>       | Pull-down resistor (CTL_G)                                                |                                                                            |             | 1000 |           | kΩ   |
| R <sub>PD(CTL_B)</sub>       | Pull-down resistor (CTL_B)                                                |                                                                            |             | 1000 |           | kΩ   |
| R <sub>PD(CTL_MTR)</sub>     | Pull-down resistor (CTL_MTR)                                              |                                                                            |             | 100  |           | kΩ   |
| R <sub>PD(EN_VLDO)</sub>     | Pull-down resistor (EN_VLDO)                                              |                                                                            |             | 100  |           | kΩ   |
| R <sub>PD(EN VLDO3)</sub>    | Pull-down resistor (EN_VLDO3)                                             |                                                                            |             | 100  |           | kΩ   |
| R <sub>PD(USB_SUSPEND)</sub> | Pull-down resistor (USB_SUSPEND)                                          |                                                                            |             | 100  |           | kΩ   |
| R <sub>PU(nCHEN)</sub>       | Pull-up resistor (nCHEN) to VLDO1                                         |                                                                            |             | 100  |           | kΩ   |
| VBUS_PG, VAC_                | PG OUTPUTS                                                                | 1                                                                          | I           |      |           |      |
| V <sub>OH(PG)</sub>          | High-level output saturation voltage                                      | 3.4 V < PWR < 5.75 V, I <sub>O</sub> = -500 μA,<br>VDD = VLDO1             | VDD - 0.25  |      |           | V    |
| V <sub>OL(PG)</sub>          | Low-level output saturation voltage                                       | 3.4 V < PWR < 5.75 V, I <sub>O</sub> = 500 μA,<br>VDD = VLDO1              |             |      | 0.25      | V    |
| STAT1, STAT2 O               | UTPUTS                                                                    |                                                                            |             |      | I         |      |
| V <sub>OL(STAT)</sub>        | Low-level output saturation voltage                                       | I <sub>O</sub> = 2.5 mA                                                    |             |      | 0.25      | V    |
| nRST_OUT OUT                 | PUT                                                                       |                                                                            |             |      | I         |      |
| V <sub>OL(nRST)</sub>        | Low-level output saturation voltage                                       | I <sub>O</sub> = 2.5 mA                                                    |             |      | 0.25      | V    |
| R <sub>PU(nRST)</sub>        | Pull-up resistor (nRST_OUT) to VLDO1                                      | -                                                                          |             | 100  |           | kΩ   |
| t <sub>dly(nRST)</sub>       | Deglitch time on nRST_OUT                                                 |                                                                            | 95          | 125  | 160       | ms   |
|                              | DOWN THRESHOLD                                                            | 1                                                                          |             |      |           |      |
| T <sub>(SHTDWN)</sub>        | Thermal trip threshold                                                    | T <sub>J</sub> increasing                                                  |             | 150  |           | °C   |
|                              | Thermal hysteresis                                                        | T <sub>1</sub> increasing                                                  |             | 15   |           | °C   |
| hys <sub>(SHTDWN)</sub>      | monnul hystorosis                                                         | 1 moreading                                                                |             | 10   |           | 0    |

**TPS65471** 

ZHCS945-JUNE 2012



#### **FUNCTION DESCRIPTION**

#### **Power Path Function**

TPS65471 has a power-path circuitry to choose automatically any one of USB-port (VBUS), AC-DC adapter (VAC) and Li-ion battery (VBAT) as power source for LDOs.

The priority of power selection is VBUS, VAC, then VBAT. When both VBUS and VAC are available, VBUS is used as the power source of the charger and LDOs.

The exception is USB suspend mode, in this cases, power source of charger and LDOs are provided to PWR from VAC.

The VBAT (Li-ion battery) is chosen as a power source when both VBUS (USB-port) and VAC (AC-DC adapter) are not available. In this case, the linear charger function does not operate.

shows an equivalent circuit of the power path. Power FETs SW1, SW2 and SW3 are turned on/off per and provide appropriate power sources to each power output.



Figure 1. Power Path Circuitry

As shows, the state of the linear charger circuitry depends on the state of the power path circuitry. If the power path circuitry is not ready for charging, regardless of nCHEN = L, the charger function is not turned on.

| AC-DC<br>ADAPTER<br>(VAC) | USB-PORT<br>(VBUS) | LI-ION<br>BATTERY<br>(VBAT) | USB_SUSPEND | POWER SOURCE | STATE | CHARGE STATUS                |
|---------------------------|--------------------|-----------------------------|-------------|--------------|-------|------------------------------|
| Absent                    | Absent             | Absent                      | Х           | Non          | #01#  |                              |
| Absent                    | Present            | Absent                      | н           | Non          | #02#  |                              |
| Absent                    | Present            | Absent                      | L           | VBUS         | #03#  | nCHEN = L: Recovery - Charge |
| Present                   | Absent             | Absent                      | Х           | VAC          | #04#  | nCHEN = L: Recovery - Charge |
| Absent                    | Absent             | Present                     | Х           | VBAT         | #05#  |                              |
| Absent                    | Present            | Present                     | н           | VBAT         | #06#  |                              |
| Absent                    | Present            | Present                     | L           | VBUS         | #07#  | nCHEN = L: Charge            |
| Present                   | Absent             | Present                     | Х           | VAC          | #08#  | nCHEN = L: Charge            |
| Present                   | Present            | Absent                      | н           | VAC          | #09#  | nCHEN = L: Recovery - Charge |
| Present                   | Present            | Absent                      | L           | VBUS         | #10#  | nCHEN = L: Recovery - Charge |
| Present                   | Present            | Present                     | Н           | VAC          | #11#  | nCHEN = L: Charge            |
| Present                   | Present            | Present                     | L           | VBUS         | #12#  | nCHEN = L: Charge            |

**Table 1. Power Path Circuitry Truth Table** 



#### **USB Suspend Function**

TPS65471 has USB suspend function. USB\_SUSPEND = H sends TPS65471 into USB suspend mode. While in USB suspend mode, current from the USB host to the VBUS pin is reduced under the USB suspended current.

USB suspend mode does not depend on Li-ion battery status. Even if the Li-ion battery on the VBAT pin is removed or NG. VBUS, which is in USB suspend mode, does not provide electrical power for 3.2-V, 3-V and 4.25-V outputs and these outputs should be disabled.

Even in USB suspend mode, when VAC exists, source power is provided to the 3.2-V, 3-V and 4.25-V outputs from VAC.

This function complies with .

#### Standby Function

TPS65471 enters standby mode when the power source Li-ion battery (states #05# and #06#) and both logic inputs of EN\_VLDO and EN\_VLDO3 are at L level. While in standby mode, current from the Li-ion battery to the VBAT pin is reduced under  $V_{VBAT(STBY)}$ . The low resistance PMOS FET and NMOS FET are connected to SW2 between the PWR pin and VBAT pin in parallel. In order for the TPS65471 to decrease the power supply current, the PMOS FET operates in standby mode. In standby mode, the PMOS FET turns on corresponding to the output current of the VLDO1 voltage drop of PWR.

To recover from standby mode, the logic input of EN\_VLDO or EN\_VLDO3 is set to H level, then the low resistance NMOS FET connected between PWR and VBAT turns on. The startup time of the LDOs controlled by these logic input signals is approximately 1 ms.

www.ti.com.cn

# **Timing Diagrams of Power Path Operation**



USB-Port Hot-Plug During Battery Operation (Absent VAC and Charge Off, #5# → #7# → #5#)

nRST\_OUT





www.ti.com.cn

# TPS65471

ZHCS945-JUNE 2012



# USB-Port Hot-Plug During Battery Operation (Absent VAC and Charge On, $#5\# \rightarrow #7\# \rightarrow #5\#$ )

Figure 3. USB-Port Hot-Plug During Battery Operation (#5#  $\rightarrow$  #7#  $\rightarrow$  #5#, Charge On, EN\_VLDO = H)

www.ti.com.cn

#### USB-Port Hot-Plug (Absent Battery and VAC, $#1# \rightarrow #3# \rightarrow #1#$ )



Figure 4. USB-Port Hot-Plug (Absent Battery and VAC,  $#1# \rightarrow #3# \rightarrow #1#$ )



# TPS65471

ZHCS945-JUNE 2012

www.ti.com.cn



Figure 5. Battery Hot-Plug (Absent VBUS and VAC, #1#  $\rightarrow$  #5#  $\rightarrow$  #1#)

INSTRUMENTS

XAS

www.ti.com.cn







#### www.ti.com.cn

## LDO1

The TPS65471 has a 3.2-V regulator as the LDO1 power and it provides a stable and accurate voltage of 3.2 V ( $\pm$ 64 mV). Complying with , LDO1 keeps its operation during PWR on. This LDO provides the power supply to the circuit of logic I/O. If PWR power decreases, discharge resistors at VLOD1 will be turned on and discharge power to the remaining electrode.

## LDO2

The TPS65471 has a 3.2-V regulator as the LDO2 power and it provides a stable and accurate voltage of 3.2 V ( $\pm$ 32 mV). LDO2 is controlled by logic input EN\_VLDO and source of supply is PWR. This output is turned off when the EN\_VLDO is L.

| EN_VLDO | LDO2       | LDO4      | 4.25-V<br>BOOST/LD |
|---------|------------|-----------|--------------------|
| Н       | 3.2 V (On) | 3 V (On)  | 4.25 V (On)        |
| L       | 0 V (Off)  | 0 V (Off) | 0 V (Off)          |
|         |            |           |                    |
|         | EN_VLDO3   | LDO3      |                    |

H

3.2 V (On)

0 V (Off)

#### **Table 2. Output Control Truth Tables**

#### LDO3

The TPS65471 has a 3.2-V regulator as the LDO3 power and it provides a stable and accurate voltage of 3.2 V ( $\pm$ 64 mV). LDO3 is controlled by logic input EN\_VLDO3 and source of supply is PWR. This output is turned off when the EN\_VLDO3 is L.

#### LDO4

The TPS65471 has a 3-V regulator as the LDO4 power and it provides a stable and accurate voltage of 3 V (±0.1 V). LDO4 is controlled by logic input EN\_VLDO. This ouput is turned off when the EN\_VLDO is L.

#### 4.25-V Boost/LDO

The TPS65471 has a 4.25-V regulator and synchronous boost converter as the LED power. It provides a stable and accurate voltage of 4.25 V ( $\pm$ 85 mV) connected to the VLED4P25. The boost converter is based on a fixed frequency pulse-width-modulation (PWM) controller. This output is controlled by logic input EN\_VLDO. If USB-port (VBUS pin) or AC-DC adapter (VAC pin) powers are detected, the 4.25-V LDO operates (PWR supply source), and the 4.25V synchronous boost converter stops operation. If the voltage on both VBUS pin and VAC pin are less than the Power Good voltage, the power is provided to VBAT pin from the Li-ion battery, then the 4.25-V synchronous boost converter operates and the 4.25-V LDO stops operation. Complying with , in USB suspend mode (even if the voltage of VBUS pin is greater than V<sub>(VBUSPG)</sub>) the source of supply is the battery.

#### R, G and B

The TPS65471 has three open-drain outputs for LED drivers. The R output is controlled by logic input CTL\_R, the G output is controlled by CTL\_G and the B output is controlled by CTL\_B. For example, the open-drain output of R pulls low (On) when the CTL\_R pin goes to H level. The open-drain output turns off when the CTL\_R is L. These functions can operate when the EN\_VLDO is H.

#### MTRIN

The TPS65471 has one open-drain output for the motor driver. The MTRIN output is controlled by logic input CTL\_MTR. The open-drain output of MTRIN pulls low (On) when the CTL\_MTR pin goes to H level. The open-drain output is turned off when the CTL\_MTR is L.



#### **Reset Generator**

The TPS65471 monitors the status of VLDO1 (LDO1) and has reset generator circuitry to indicate a reset signal to the system.

The reset signal output is L level when the voltage of VLDO1 is less than  $V_{(RST)}$ , and H level when the voltage of VLDO1 is greater than  $V_{(RST)} + 0.14$  V. The Reset pin goes to H level  $t_{dly(RESET)}$  after internal signal goes to H. The Reset terminal has a 100-k $\Omega$  pull-up resistor to VLDO1. Also the outputs of VLDO2, VLDO3, VDDO4 and VLED4P25 turn Off when the voltage of VLDO1 is less than  $V_{(RST)}$ . If VLDO1 becomes greater than  $V_{(RST)} + 0.14$  V, these outputs are turned On at the input level of each control signal.



Figure 7. Timing of nRST\_OUT Signal When a Voltage Drop Occurs on VLDO1

## **Charge Control**







www.ti.com.cn

TPS65471

ZHCS945-JUNE 2012



Figure 9. Charging Flow Chart

## **Battery Pre-Conditioning**

During a charge cycle, if the battery voltage is below the  $V_{(LOWV)}$  threshold, the device applies a pre-charge current,  $I_{O(PRECHG)}$ , to the battery. This feature revives deeply discharged cells. Resistor RSETn, connected between ISET1 and AGND an also between ISET1 and ISET2, determines the pre-charge rate. The  $V_{(PRECHG)}$  and  $K_{(SET)}$  parameters are specified in the Electrical Characteristics table.

$$I_{O(PRECHG)} = \frac{V_{(PRECHG)} \times K_{(SET)}}{R_{SET}}$$

TPS65471 activates a safety timer,  $t_{(PRECHG)}$ , during the conditioning phase. If the  $V_{(LOWV)}$  threshold is not reached within the timer period, the device turns off the charger and enunciates FAULT on the STATx pins. See the Timer Fault Recovery section for additional details.

## **Battery Fast-Charge Constant Current**

The TPS65471 offers on-chip current regulation with programmable set point. Resistor, RSETn, connected between the ISET1 and AGND and also connected between ISET1 and ISET2, determines the charge rate. The  $V_{(SET)}$  and  $K_{(SET)}$  parameters are specified in the Electrical Characteristics table.

$$I_{O(OUT)} = \frac{V_{(SET)} \times K_{(SET)}}{R_{SET}}$$

If USB-port (VBUS pin) is detected, MOS-FET of N channels connected to ISET2 turns off. The charge current is determined by the resistance of RSET1 connected between ISET1 and GND. If AC-DC adapter (VAC pin) is detected, MOS-FET of N channel connected to ISET2 turns on. The charge current is determined by the resistance of RSET1 and RSET2. When both VBUS and VAC are present, the charge current is determined by the resistance of RSET1 connected between ISET1 and AGND.

Figure 10. Equivalent Circuit ISET1 and ISET2 Terminals

## **Battery Fast-Charge Voltage Regulation**

The voltage regulation feedback is through the VBAT pin. This input is tied directly to the positive side of the battery pack. The device monitors the battery-pack voltage between the VBAT and AGND pins. When the battery voltage rises to the  $V_{O(REG)}$  threshold, the voltage regulation phase begins and the charging current begins to decrease.

As a safety backup, the device also monitors the charge time in charge mode. If charge is not terminated within this time period,  $t_{(CHG)}$ , the charger is turned off and FAULT is set on the STATx pins. See the Timer Fault and Recovery section for additional details.



ISET1



(1)

(2)



#### www.ti.com.cn

#### **Charge Termination Detection and Recharge**

The TPS65471 monitors the charging current during the voltage regulation phase. Once the termination threshold,  $I_{(TERM)}$ , is detected, charge is terminated. The  $V_{(TERM)}$  and  $K_{(SET)}$  parameters are specified in the specifications.

$$I_{O(TERM)} = \frac{V_{(TERM)} \times K_{(SET)}}{R_{SET}}$$

(3)

After charge termination, the device restarts the charge once the voltage on the VBAT pin falls below the  $V_{(RCH)}$  threshold. This feature keeps the battery at full capacity at all times.

The device monitors the charging current during the voltage regulation phase. Once the termination threshold,  $I_{(TERM)}$ , is detected, the charger is terminated immediately.

Resistors RSETn, connected between the ISET1 and AGND and also connected between ISET1 and ISET2, determine the current level at the termination threshold.

#### Charge Status Outputs

The open-drain STAT1 and STAT2 outputs indicate various charger operations as shown in .

These status pins can be used to communicate to the host processor. Note that this open-drain output is powered by VLDO1 and an external pull-up resistor should be applied. Iso, note that OFF indicates the open-drain transistor is turns off.

| CHARGE STATE                                                                                 | STAT1 | STAT2 |  |  |
|----------------------------------------------------------------------------------------------|-------|-------|--|--|
| Pre-charge in progress                                                                       | ON    | ON    |  |  |
| Fast charge in progress                                                                      | ON    | OFF   |  |  |
| Charge done                                                                                  | OFF   | ON    |  |  |
| Charge suspend, Timer Fault<br>Any device state except #07#, #08#, #11#, #12# of<br>charging | OFF   | OFF   |  |  |

Table 3. State of STAT1/STAT2 Pins

## Charge Enable Signal

The nCHEN digital input can control a state of the charger function. If nCHEN is H level, TPS65471 stops all charge functions and turns the charger off.

#### **Timer Fault Recovery**

As shown in , the device provides a recovery method to deal with timer fault conditions. The following summarizes this method:

**Condition Number 1:** Charge voltage above recharge threshold ( $V_{(RCH)}$ ) and timeout fault occurs.

**Recovery Method:** The device waits for the battery voltage to fall below the recharge threshold. This could happen as a result of a load on the battery, self-discharge, or battery removal. Once the battery voltage falls below the recharge threshold, the device clears the fault and starts a new charge cycle. A POR or nCHEN toggle also clears the fault.

**Condition Number 2:** Charge voltage below recharge threshold ( $V_{(RCH)}$ ) and timeout fault occurs.

**Recovery Method:** Under this scenario, the device applies the  $I_{(FAULT)}$  current. This small current is used to detect a battery removal condition and remains on as long as the battery voltage stays below the recharge threshold. If the battery voltage goes above the recharge threshold, then the device disables the  $I_{(FAULT)}$  current and executes the recovery method described for Condition Number 1. Once the battery falls below the recharge threshold, the device clears the fault and starts a new charge cycle. A POR or nCHEN toggle also clears the fault.

www.ti.com.cn

# Over Discharge Protection

TPS65471 monitors the voltage of Li-ion battery and protects it from over discharge.

If the voltage on VBAT pin is under  $V_{(BATUVLO)}$ , the current path from VBAT to the device is cut off and the current from the Li-ion battery will be minimized (<  $I_{BAT(ODP)}$ ) as much as possible. This can prevent early battery degradation.

In this case, if the USB-port power source condition or AC-DC adaptor power source is good (state #03#, #04#, #09#, #10#), charge function can be enabled by nCHEN = L. Charge operation must be started from the preconditioning phase. When the pre-conditioning phase exceeds  $V_{(BATUVLO)}$ , the state of TPS65471 changes to (#07#, #08#, #11#, #12#).

# Thermal Shut Down Function

When the junction temperature of TPS65471 increases higher than  $T_{(SHTDWN)}$ , the thermal shut down function is activated.

During a state of thermal shut down, all functions (for the charge, power paths LDO1, LDO2, LDO3, LDO4 and 4.25-V Boost/LDO) are turned off and any current is shut off. If the junction temperature decreases less than  $T_{(SHTDWN)}$ , (Note: -15°C (typical) hysteresis) TPS65471 goes back to normal operation. In this case, timers in the charger are not cleared. The charger timer maintains operation.



## **APPLICATION INFORMATION**

#### Behavior of the Charger Without Li-Ion Battery on VBAT Pin

If charger function is activated without the Li-ion battery on the VBAT pin, the charger shows the below phenomenon.

- 1. Voltage level of VBAT pin goes to 4.2 V.
- After t<sub>(TRMDET)</sub> has passed, the charger function is turned off. Then the voltage level on the VBAT pin goes to GND.
- Since the voltage level on the VBAT pin become less than V<sub>O(RCH)</sub>, after t<sub>(DEGL)</sub> turns off, the charger function is activated again.
- 4. Return to 1.



Figure 11. VBAT Waveform When Charging Without Battery Connection

#### **Behaviors If a Short Occurs**

#### VLDO1 Output Shorted to GND

If a short-circuit occurs between the 3.2-V LDO output (VLDO1) and GND, the current is limited by the LDO's current limit. If LDO is heated by the current and voltage, thermal shut down is activated (depending on ambient temperature and PCB structure).

#### VLDO2, VLDO4 or VLED4P25 Output Shorted to GND

If a short-circuit occurs between the output and GND, the current is limited by the LDO's current limit. If these output terminals decrease below LVP (low voltage protection), these power outputs will be turned off and this state will be held. In addition, if any output of VLDO2 or VLDO4 or VLED4P25 is connected to GND, all the outputs controlled by the signal of EN\_VLDO are turned off. Recovery method, EN\_VLDO pin goes to L level at once, then goes to H level.



#### VLDO3 Output Shorted to GND

If a short-circuit occurs between the 3.2-V LDO output (VLDO3) and GND, the current is limited by the LDO current limit. If this output terminal decreases below LVP, the power output will be turned off and this state will be held. Recovery method, EN\_VLDO3 pin goes to L level at once, then goes to H level.

#### PWR Shorted to GND

(VBAT pin) Li-ion battery provides power to PWR. If a short-circuit is detected on the PWR pin, power-path SW2 goes to high-resistance mode immediately and limits this current. If the SW2 is heated by the current and voltage, thermal shut down is activated (depending on ambient temperature and PCB structure).

(VBUS pin or VAC pin) USB-port or AC-DC adaptor power provide power to PWR. If a short-circuit is detected on the PWR pin, current flows through power-path SW1 from VBUS to PWR. This current is limited by internal current limit on SW1. Short current flow through power-path SW3 from VAC to PWR is limited by internal current limit on SW3. If SW2 or SW3 is heated by the current and voltage, thermal shut down is activated (depending on ambient temperature and PCB structure).

#### VBAT Shorted to GND

If VBAT is shorted to GND, a protection IC in the battery pack will protect the battery.

www.ti.com.cn

#### PARTS VALUE CHARACTERISTIC PIN NOTE VBUS Ceramic capacitor 1.0 µF X5R/X7R VAC Ceramic capacitor 1.0 µF X5R/X7R VBAT Ceramic capacitor 1.0 µF X5R/X7R Regarding an effect of DC bias on the PWR X5R/X7R Ceramic capacitor 10 µF capacitor, select a capacitor that can secure at least 4.7 µF in worst case. VLDO1 Ceramic capacitor 1.0 µF X5R/X7R VLDO2 Ceramic capacitor 1.0 µF X5R/X7R VLDO3 Ceramic capacitor 1.0 µF X5R/X7R VLDO4 X5R/X7R Ceramic capacitor 1.0 µF VLED4P25 Ceramic capacitor 22 µF X5R/X7R VIN Ceramic capacitor 22 µF X5R/X7R Between SW NR4018T6R8M : TAIYO YUDEN or Inductor 6.8 µH $\pm 20\%$ and L equivalent

#### Table 4. Recommended Inductors and Capacitors

**BILL OF MATERIALS** 

# LAYOUT CONSIDERATION

As for all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the regulator could show stability problems as well as EMI problems.

- 1. Use wide and short traces for the main current path and for the power ground tracks without using vias if possible. If vias are unavoidable, use many vias in parallel to reduce resistance and inductance.
- 2. The input capacitor, output capacitor and the inductor should be placed as close as possible to the IC. These components should be placed on the same side of the printed circuit board. The order of placement for these components is output capacitor (VLED4P25 pin and PGND pin), inductor (L pin and SW pin), then input capacitor (VIN pin and ground plane).
- 3. Use of a ground plane is recommended.

Since TPS65471 provides charging current and system power with internal linear regulators, users need to consider thermal condition.

- 1. PowerPAD should be soldered to a thermal land on the PCB.
- 2. Vias on the thermal land of the PCB are necessary. This is a thermal path through the other side of the PCB.
- 3. A thermal pad of the same size is required on the other side of the PCB. All thermal pads should be connected by vias.
- 4. A metal layer should cover all of the PCB if possible.
- 5. Place vias to connect other sides to create thermal paths.

With these steps, the thermal resistance of TPS65471 can be lowered.



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| TPS65471RHAR     | ACTIVE        | VQFN         | RHA                | 40   | 2500           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  | -10 to 85    | TPS<br>65471            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **RHA 40**

6 x 6, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **MECHANICAL DATA**



All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. Α.

- Β. This drawing is subject to change without notice.
- QFN (Quad Flatpack No-Lead) Package configuration. C.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. D.
- See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. Ε.
- F. Package complies to JEDEC MO-220 variation VJJD-2.



# RHA (S-PVQFN-N40)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES: A. All linear dimensions are in millimeters





PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司